SPRSPB0 December 2024 AM2754-Q1
ADVANCE INFORMATION
NO. | PARAMETER | DESCRIPTION | MODE | MIN | MAX | UNIT |
---|---|---|---|---|---|---|
O19 | tsu(D-CLK) | Setup time, OSPI0_D[7:0] valid before active OSPI0_CLK edge | 1.8V, SDR with Internal PHY Loopback | 4.8 | ns | |
3.3V, SDR with Internal PHY Loopback | 5.19 | ns | ||||
O20 | th(CLK-D) | Hold time, OSPI0_D[7:0] valid after active OSPI0_CLK edge | 1.8V, SDR with Internal PHY Loopback | –0.5 | ns | |
3.3V, SDR with Internal PHY Loopback | –0.5 | ns | ||||
O21 | tsu(D-LBCLK) | Setup time, OSPI0_D[7:0] valid before active OSPI0_DQS edge | 1.8V, SDR with External Board Loopback | 0.6 | ns | |
3.3V, SDR with External Board Loopback | 0.9 | ns | ||||
O22 | th(LBCLK-D) | Hold time, OSPI0_D[7:0] valid after active OSPI0_DQS edge | 1.8V, SDR with External Board Loopback | 1.7 | ns | |
3.3V, SDR with External Board Loopback | 2.0 | ns |