SPRS961F August 2016 – November 2019 AM5706 , AM5708
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
NOTE
To configure the desired Manual IO Timing Mode the user must follow the steps described in section "Manual IO Timing Modes" of the Device TRM.
The associated registers to configure are listed in the CFG REGISTER column. For more information see the Control Module Chapter in the Device TRM.
Manual IO Timings Modes must be used to ensure some IO timings for PRU-ICSS1 PRU1 Direct Input mode. See Table 5-30Modes Summary for a list of IO timings requiring the use of Manual IO Timings Modes. See Table 5-182Manual Functions Mapping for PRU-ICSS1 PRU1 Direct Input mode for a definition of the Manual modes.
Table 5-182 lists the A_DELAY and G_DELAY values needed to calculate the correct values to be set in the CFG_x registers.
BALL | BALL NAME | PR1_PRU1_DIR_IN_MANUAL | CFG REGISTER | MUXMODE | |
---|---|---|---|---|---|
A_DELAY (ps) | G_DELAY (ps) | 12 | |||
D10 | vin2a_d10 | 0 | 800 | CFG_VIN2A_D10_IN | pr1_pru1_gpi7 |
C10 | vin2a_d11 | 0 | 0 | CFG_VIN2A_D11_IN | pr1_pru1_gpi8 |
B11 | vin2a_d12 | 0 | 200 | CFG_VIN2A_D12_IN | pr1_pru1_gpi9 |
D11 | vin2a_d13 | 0 | 0 | CFG_VIN2A_D13_IN | pr1_pru1_gpi10 |
C11 | vin2a_d14 | 0 | 0 | CFG_VIN2A_D14_IN | pr1_pru1_gpi11 |
B12 | vin2a_d15 | 0 | 400 | CFG_VIN2A_D15_IN | pr1_pru1_gpi12 |
A12 | vin2a_d16 | 0 | 300 | CFG_VIN2A_D16_IN | pr1_pru1_gpi13 |
A13 | vin2a_d17 | 0 | 400 | CFG_VIN2A_D17_IN | pr1_pru1_gpi14 |
E11 | vin2a_d18 | 0 | 900 | CFG_VIN2A_D18_IN | pr1_pru1_gpi15 |
F11 | vin2a_d19 | 0 | 1500 | CFG_VIN2A_D19_IN | pr1_pru1_gpi16 |
B13 | vin2a_d20 | 0 | 100 | CFG_VIN2A_D20_IN | pr1_pru1_gpi17 |
E13 | vin2a_d21 | 0 | 500 | CFG_VIN2A_D21_IN | pr1_pru1_gpi18 |
C13 | vin2a_d22 | 0 | 500 | CFG_VIN2A_D22_IN | pr1_pru1_gpi19 |
D13 | vin2a_d23 | 0 | 600 | CFG_VIN2A_D23_IN | pr1_pru1_gpi20 |
A9 | vin2a_d3 | 0 | 900 | CFG_VIN2A_D3_IN | pr1_pru1_gpi0 |
A8 | vin2a_d4 | 0 | 100 | CFG_VIN2A_D4_IN | pr1_pru1_gpi1 |
A11 | vin2a_d5 | 0 | 600 | CFG_VIN2A_D5_IN | pr1_pru1_gpi2 |
F10 | vin2a_d6 | 0 | 200 | CFG_VIN2A_D6_IN | pr1_pru1_gpi3 |
A10 | vin2a_d7 | 0 | 400 | CFG_VIN2A_D7_IN | pr1_pru1_gpi4 |
B10 | vin2a_d8 | 0 | 500 | CFG_VIN2A_D8_IN | pr1_pru1_gpi5 |
E10 | vin2a_d9 | 0 | 600 | CFG_VIN2A_D9_IN | pr1_pru1_gpi6 |
Manual IO Timings Modes must be used to ensure some IO timings for PRU-ICSS1 PRU1 Direct Output mode. See Table 5-30Modes Summary for a list of IO timings requiring the use of Manual IO Timings Modes. See Table 5-183Manual Functions Mapping for PRU-ICSS1 PRU1 Direct Output mode for a definition of the Manual modes.
Table 5-183 lists the A_DELAY and G_DELAY values needed to calculate the correct values to be set in the CFG_x registers.
BALL | BALL NAME | PR1_PRU1_DIR_OUT_MANUAL | CFG REGISTER | MUXMODE | |
---|---|---|---|---|---|
A_DELAY (ps) | G_DELAY (ps) | 13 | |||
D10 | vin2a_d10 | 0 | 1000 | CFG_VIN2A_D10_OUT | pr1_pru1_gpo7 |
C10 | vin2a_d11 | 0 | 1300 | CFG_VIN2A_D11_OUT | pr1_pru1_gpo8 |
B11 | vin2a_d12 | 0 | 2300 | CFG_VIN2A_D12_OUT | pr1_pru1_gpo9 |
D11 | vin2a_d13 | 0 | 2200 | CFG_VIN2A_D13_OUT | pr1_pru1_gpo10 |
C11 | vin2a_d14 | 0 | 1800 | CFG_VIN2A_D14_OUT | pr1_pru1_gpo11 |
B12 | vin2a_d15 | 0 | 1800 | CFG_VIN2A_D15_OUT | pr1_pru1_gpo12 |
A12 | vin2a_d16 | 0 | 1600 | CFG_VIN2A_D16_OUT | pr1_pru1_gpo13 |
A13 | vin2a_d17 | 0 | 2000 | CFG_VIN2A_D17_OUT | pr1_pru1_gpo14 |
E11 | vin2a_d18 | 0 | 700 | CFG_VIN2A_D18_OUT | pr1_pru1_gpo15 |
F11 | vin2a_d19 | 0 | 700 | CFG_VIN2A_D19_OUT | pr1_pru1_gpo16 |
B13 | vin2a_d20 | 0 | 500 | CFG_VIN2A_D20_OUT | pr1_pru1_gpo17 |
E13 | vin2a_d21 | 0 | 400 | CFG_VIN2A_D21_OUT | pr1_pru1_gpo18 |
C13 | vin2a_d22 | 0 | 0 | CFG_VIN2A_D22_OUT | pr1_pru1_gpo19 |
D13 | vin2a_d23 | 0 | 400 | CFG_VIN2A_D23_OUT | pr1_pru1_gpo20 |
A9 | vin2a_d3 | 0 | 2200 | CFG_VIN2A_D3_OUT | pr1_pru1_gpo0 |
A8 | vin2a_d4 | 540 | 2800 | CFG_VIN2A_D4_OUT | pr1_pru1_gpo1 |
A11 | vin2a_d5 | 0 | 400 | CFG_VIN2A_D5_OUT | pr1_pru1_gpo2 |
F10 | vin2a_d6 | 0 | 1500 | CFG_VIN2A_D6_OUT | pr1_pru1_gpo3 |
A10 | vin2a_d7 | 0 | 2200 | CFG_VIN2A_D7_OUT | pr1_pru1_gpo4 |
B10 | vin2a_d8 | 0 | 2600 | CFG_VIN2A_D8_OUT | pr1_pru1_gpo5 |
E10 | vin2a_d9 | 0 | 2300 | CFG_VIN2A_D9_OUT | pr1_pru1_gpo6 |
Manual IO Timings Modes must be used to ensure some IO timings for PRU-ICSS1 PRU1 Parallel Capture Mode. See Table 5-30Modes Summary for a list of IO timings requiring the use of Manual IO Timings Modes. See Table 5-184Manual Functions Mapping for PRU-ICSS1 PRU1 Parallel Capture Mode for a definition of the Manual modes.
Table 5-184 lists the A_DELAY and G_DELAY values needed to calculate the correct values to be set in the CFG_x registers.
BALL | BALL NAME | PR1_PRU1_PAR_CAP_MANUAL | CFG REGISTER | MUXMODE | |
---|---|---|---|---|---|
A_DELAY (ps) | G_DELAY (ps) | 12 | |||
D10 | vin2a_d10 | 1535 | 0 | CFG_VIN2A_D10_IN | pr1_pru1_gpi7 |
C10 | vin2a_d11 | 1151 | 0 | CFG_VIN2A_D11_IN | pr1_pru1_gpi8 |
B11 | vin2a_d12 | 1173 | 0 | CFG_VIN2A_D12_IN | pr1_pru1_gpi9 |
D11 | vin2a_d13 | 970 | 0 | CFG_VIN2A_D13_IN | pr1_pru1_gpi10 |
C11 | vin2a_d14 | 1196 | 0 | CFG_VIN2A_D14_IN | pr1_pru1_gpi11 |
B12 | vin2a_d15 | 1286 | 0 | CFG_VIN2A_D15_IN | pr1_pru1_gpi12 |
A12 | vin2a_d16 | 1354 | 0 | CFG_VIN2A_D16_IN | pr1_pru1_gpi13 |
A13 | vin2a_d17 | 1331 | 0 | CFG_VIN2A_D17_IN | pr1_pru1_gpi14 |
E11 | vin2a_d18 | 2097 | 0 | CFG_VIN2A_D18_IN | pr1_pru1_gpi15 |
F11 | vin2a_d19 | 0 | 453 | CFG_VIN2A_D19_IN | pr1_pru1_gpi16 |
A9 | vin2a_d3 | 1566 | 0 | CFG_VIN2A_D3_IN | pr1_pru1_gpi0 |
A8 | vin2a_d4 | 1012 | 0 | CFG_VIN2A_D4_IN | pr1_pru1_gpi1 |
A11 | vin2a_d5 | 1337 | 0 | CFG_VIN2A_D5_IN | pr1_pru1_gpi2 |
F10 | vin2a_d6 | 1130 | 0 | CFG_VIN2A_D6_IN | pr1_pru1_gpi3 |
A10 | vin2a_d7 | 1202 | 0 | CFG_VIN2A_D7_IN | pr1_pru1_gpi4 |
B10 | vin2a_d8 | 1395 | 0 | CFG_VIN2A_D8_IN | pr1_pru1_gpi5 |
E10 | vin2a_d9 | 1338 | 0 | CFG_VIN2A_D9_IN | pr1_pru1_gpi6 |
Manual IO Timings Modes must be used to ensure some IO timings for PRU-ICSS2 PRU0 IOSET2 Direct Input mode. See Table 5-30Modes Summary for a list of IO timings requiring the use of Manual IO Timings Modes. See Table 5-185Manual Functions Mapping for PRU-ICSS2 PRU0 IOSET2 Direct Input mode for a definition of the Manual modes.
Table 5-185 lists the A_DELAY and G_DELAY values needed to calculate the correct values to be set in the CFG_x registers.
BALL | BALL NAME | PR2_PRU0_DIR_IN_MANUAL2 | CFG REGISTER | MUXMODE | |
---|---|---|---|---|---|
A_DELAY (ps) | G_DELAY (ps) | 12 | |||
Y5 | gpio6_10 | 1000 | 3300 | CFG_GPIO6_10_IN | pr2_pru0_gpi0 |
Y6 | gpio6_11 | 1000 | 3400 | CFG_GPIO6_11_IN | pr2_pru0_gpi1 |
F16 | mcasp1_axr15 | 0 | 1300 | CFG_MCASP1_AXR15_IN | pr2_pru0_gpi20 |
E19 | mcasp2_aclkx | 0 | 800 | CFG_MCASP2_ACLKX_IN | pr2_pru0_gpi18 |
A21 | mcasp2_axr2 | 0 | 1900 | CFG_MCASP2_AXR2_IN | pr2_pru0_gpi16 |
B21 | mcasp2_axr3 | 0 | 1400 | CFG_MCASP2_AXR3_IN | pr2_pru0_gpi17 |
D19 | mcasp2_fsx | 0 | 1400 | CFG_MCASP2_FSX_IN | pr2_pru0_gpi19 |
B22 | mcasp3_axr0 | 0 | 1400 | CFG_MCASP3_AXR0_IN | pr2_pru0_gpi14 |
B23 | mcasp3_axr1 | 0 | 1000 | CFG_MCASP3_AXR1_IN | pr2_pru0_gpi15 |
A23 | mcasp3_fsx | 0 | 1300 | CFG_MCASP3_FSX_IN | pr2_pru0_gpi13 |
Y2 | mmc3_clk | 1000 | 3700 | CFG_MMC3_CLK_IN | pr2_pru0_gpi2 |
Y1 | mmc3_cmd | 1000 | 3500 | CFG_MMC3_CMD_IN | pr2_pru0_gpi3 |
Y4 | mmc3_dat0 | 1000 | 3500 | CFG_MMC3_DAT0_IN | pr2_pru0_gpi4 |
AA2 | mmc3_dat1 | 1000 | 4000 | CFG_MMC3_DAT1_IN | pr2_pru0_gpi5 |
AA3 | mmc3_dat2 | 1000 | 3300 | CFG_MMC3_DAT2_IN | pr2_pru0_gpi6 |
W2 | mmc3_dat3 | 1000 | 3900 | CFG_MMC3_DAT3_IN | pr2_pru0_gpi7 |
Y3 | mmc3_dat4 | 1000 | 3500 | CFG_MMC3_DAT4_IN | pr2_pru0_gpi8 |
AA1 | mmc3_dat5 | 1000 | 3600 | CFG_MMC3_DAT5_IN | pr2_pru0_gpi9 |
AA4 | mmc3_dat6 | 1000 | 3500 | CFG_MMC3_DAT6_IN | pr2_pru0_gpi10 |
AB1 | mmc3_dat7 | 1000 | 3100 | CFG_MMC3_DAT7_IN | pr2_pru0_gpi11 |
A22 | mcasp3_aclkx | 0 | 0 | CFG_MCASP3_ACLKX_IN | pr2_pru0_gpi12 |
Manual IO Timings Modes must be used to ensure some IO timings for PRU-ICSS2 PRU0 IOSET2 Direct Output mode. See Table 5-30Modes Summary for a list of IO timings requiring the use of Manual IO Timings Modes. See Table 5-186Manual Functions Mapping for PRU-ICSS2 PRU0 IOSET2 Direct Output mode for a definition of the Manual modes.
Table 5-186 lists the A_DELAY and G_DELAY values needed to calculate the correct values to be set in the CFG_x registers.
BALL | BALL NAME | PR2_PRU0_DIR_OUT_MANUAL2 | CFG REGISTER | MUXMODE | |
---|---|---|---|---|---|
A_DELAY (ps) | G_DELAY (ps) | 13 | |||
Y5 | gpio6_10 | 1800 | 1900 | CFG_GPIO6_10_OUT | pr2_pru0_gpo0 |
Y6 | gpio6_11 | 2500 | 2100 | CFG_GPIO6_11_OUT | pr2_pru0_gpo1 |
F16 | mcasp1_axr15 | 0 | 400 | CFG_MCASP1_AXR15_OUT | pr2_pru0_gpo20 |
E19 | mcasp2_aclkx | 0 | 400 | CFG_MCASP2_ACLKX_OUT | pr2_pru0_gpo18 |
A21 | mcasp2_axr2 | 0 | 500 | CFG_MCASP2_AXR2_OUT | pr2_pru0_gpo16 |
B21 | mcasp2_axr3 | 0 | 500 | CFG_MCASP2_AXR3_OUT | pr2_pru0_gpo17 |
D19 | mcasp2_fsx | 0 | 0 | CFG_MCASP2_FSX_OUT | pr2_pru0_gpo19 |
A22 | mcasp3_aclkx | 0 | 500 | CFG_MCASP3_ACLKX_OUT | pr2_pru0_gpo12 |
B22 | mcasp3_axr0 | 0 | 0 | CFG_MCASP3_AXR0_OUT | pr2_pru0_gpo14 |
B23 | mcasp3_axr1 | 0 | 200 | CFG_MCASP3_AXR1_OUT | pr2_pru0_gpo15 |
A23 | mcasp3_fsx | 0 | 300 | CFG_MCASP3_FSX_OUT | pr2_pru0_gpo13 |
Y2 | mmc3_clk | 2100 | 2200 | CFG_MMC3_CLK_OUT | pr2_pru0_gpo2 |
Y1 | mmc3_cmd | 2300 | 2300 | CFG_MMC3_CMD_OUT | pr2_pru0_gpo3 |
Y4 | mmc3_dat0 | 2000 | 1600 | CFG_MMC3_DAT0_OUT | pr2_pru0_gpo4 |
AA2 | mmc3_dat1 | 2000 | 1700 | CFG_MMC3_DAT1_OUT | pr2_pru0_gpo5 |
AA3 | mmc3_dat2 | 2050 | 2200 | CFG_MMC3_DAT2_OUT | pr2_pru0_gpo6 |
W2 | mmc3_dat3 | 2000 | 2000 | CFG_MMC3_DAT3_OUT | pr2_pru0_gpo7 |
Y3 | mmc3_dat4 | 2150 | 2600 | CFG_MMC3_DAT4_OUT | pr2_pru0_gpo8 |
AA1 | mmc3_dat5 | 2400 | 2600 | CFG_MMC3_DAT5_OUT | pr2_pru0_gpo9 |
AA4 | mmc3_dat6 | 2200 | 2300 | CFG_MMC3_DAT6_OUT | pr2_pru0_gpo10 |
AB1 | mmc3_dat7 | 1800 | 2400 | CFG_MMC3_DAT7_OUT | pr2_pru0_gpo11 |
Manual IO Timings Modes must be used to ensure some IO timings for PRU-ICSS2 PRU1 IOSET1 Direct Input mode. See Table 5-30Modes Summary for a list of IO timings requiring the use of Manual IO Timings Modes. See Table 5-187Manual Functions Mapping for PRU-ICSS2 PRU1 IOSET1 Direct Input mode for a definition of the Manual modes.
Table 5-187 lists the A_DELAY and G_DELAY values needed to calculate the correct values to be set in the CFG_x registers.
BALL | BALL NAME | PR2_PRU1_DIR_IN_MANUAL1 | CFG REGISTER | MUXMODE | |
---|---|---|---|---|---|
A_DELAY (ps) | G_DELAY (ps) | 12 | |||
P5 | RMII_MHZ_50_CLK | 1400 | 1200 | CFG_RMII_MHZ_50_CLK_IN | pr2_pru1_gpi2 |
L6 | mdio_d | 1300 | 1600 | CFG_MDIO_D_IN | pr2_pru1_gpi1 |
L5 | mdio_mclk | 1400 | 800 | CFG_MDIO_MCLK_IN | pr2_pru1_gpi0 |
N2 | rgmii0_rxc | 1400 | 500 | CFG_RGMII0_RXC_IN | pr2_pru1_gpi11 |
P2 | rgmii0_rxctl | 1400 | 1800 | CFG_RGMII0_RXCTL_IN | pr2_pru1_gpi12 |
N4 | rgmii0_rxd0 | 1400 | 1300 | CFG_RGMII0_RXD0_IN | pr2_pru1_gpi16 |
N3 | rgmii0_rxd1 | 1400 | 1650 | CFG_RGMII0_RXD1_IN | pr2_pru1_gpi15 |
P1 | rgmii0_rxd2 | 1400 | 1400 | CFG_RGMII0_RXD2_IN | pr2_pru1_gpi14 |
N1 | rgmii0_rxd3 | 1400 | 1650 | CFG_RGMII0_RXD3_IN | pr2_pru1_gpi13 |
T4 | rgmii0_txc | 1400 | 900 | CFG_RGMII0_TXC_IN | pr2_pru1_gpi5 |
T5 | rgmii0_txctl | 1400 | 1300 | CFG_RGMII0_TXCTL_IN | pr2_pru1_gpi6 |
R1 | rgmii0_txd0 | 1400 | 900 | CFG_RGMII0_TXD0_IN | pr2_pru1_gpi10 |
R2 | rgmii0_txd1 | 1300 | 1400 | CFG_RGMII0_TXD1_IN | pr2_pru1_gpi9 |
P3 | rgmii0_txd2 | 1300 | 1100 | CFG_RGMII0_TXD2_IN | pr2_pru1_gpi8 |
P4 | rgmii0_txd3 | 1300 | 1300 | CFG_RGMII0_TXD3_IN | pr2_pru1_gpi7 |
N5 | uart3_rxd | 1300 | 1000 | CFG_UART3_RXD_IN | pr2_pru1_gpi3 |
N6 | uart3_txd | 1300 | 800 | CFG_UART3_TXD_IN | pr2_pru1_gpi4 |
Manual IO Timings Modes must be used to ensure some IO timings for PRU-ICSS2 PRU1 IOSET2 Direct Input mode. See Table 5-30Modes Summary for a list of IO timings requiring the use of Manual IO Timings Modes. See Table 5-188Manual Functions Mapping for PRU-ICSS2 PRU1 IOSET2 Direct Input mode for a definition of the Manual modes.
Table 5-188 lists the A_DELAY and G_DELAY values needed to calculate the correct values to be set in the CFG_x registers.
BALL | BALL NAME | PR2_PRU1_DIR_IN_MANUAL2 | CFG REGISTER | MUXMODE | |
---|---|---|---|---|---|
A_DELAY (ps) | G_DELAY (ps) | 12 | |||
C16 | mcasp1_aclkx | 400 | 0 | CFG_MCASP1_ACLKX_IN | pr2_pru1_gpi7 |
D14 | mcasp1_axr0 | 700 | 200 | CFG_MCASP1_AXR0_IN | pr2_pru1_gpi8 |
B14 | mcasp1_axr1 | 600 | 300 | CFG_MCASP1_AXR1_IN | pr2_pru1_gpi9 |
B16 | mcasp1_axr10 | 600 | 500 | CFG_MCASP1_AXR10_IN | pr2_pru1_gpi12 |
B18 | mcasp1_axr11 | 700 | 500 | CFG_MCASP1_AXR11_IN | pr2_pru1_gpi13 |
A19 | mcasp1_axr12 | 500 | 0 | CFG_MCASP1_AXR12_IN | pr2_pru1_gpi14 |
E17 | mcasp1_axr13 | 600 | 200 | CFG_MCASP1_AXR13_IN | pr2_pru1_gpi15 |
E16 | mcasp1_axr14 | 600 | 0 | CFG_MCASP1_AXR14_IN | pr2_pru1_gpi16 |
A18 | mcasp1_axr8 | 800 | 0 | CFG_MCASP1_AXR8_IN | pr2_pru1_gpi10 |
B17 | mcasp1_axr9 | 600 | 300 | CFG_MCASP1_AXR9_IN | pr2_pru1_gpi11 |
D23 | mcasp4_axr1 | 500 | 0 | CFG_MCASP4_AXR1_IN | pr2_pru1_gpi0 |
AC3 | mcasp5_aclkx | 2100 | 1959 | CFG_MCASP5_ACLKX_IN | pr2_pru1_gpi1 |
AA5 | mcasp5_axr0 | 2300 | 2000 | CFG_MCASP5_AXR0_IN | pr2_pru1_gpi3 |
AC4 | mcasp5_axr1 | 2300 | 1800 | CFG_MCASP5_AXR1_IN | pr2_pru1_gpi4 |
U6 | mcasp5_fsx | 2100 | 1780 | CFG_MCASP5_FSX_IN | pr2_pru1_gpi2 |
J25 | xref_clk0 | 0 | 0 | CFG_XREF_CLK0_IN | pr2_pru1_gpi5 |
J24 | xref_clk1 | 0 | 0 | CFG_XREF_CLK1_IN | pr2_pru1_gpi6 |
Manual IO Timings Modes must be used to ensure some IO timings for PRU-ICSS2 PRU1 IOSET1 Direct Output mode. See Table 5-30Modes Summary for a list of IO timings requiring the use of Manual IO Timings Modes. See Table 5-189Manual Functions Mapping for PRU-ICSS2 PRU1 IOSET1 Direct Output mode for a definition of the Manual modes.
Table 5-189 lists the A_DELAY and G_DELAY values needed to calculate the correct values to be set in the CFG_x registers.
BALL | BALL NAME | PR2_PRU1_DIR_OUT_MANUAL1 | CFG REGISTER | MUXMODE | |
---|---|---|---|---|---|
A_DELAY (ps) | G_DELAY (ps) | 13 | |||
P5 | RMII_MHZ_50_CLK | 2306 | 100 | CFG_RMII_MHZ_50_CLK_OUT | pr2_pru1_gpo2 |
L6 | mdio_d | 1900 | 2000 | CFG_MDIO_D_OUT | pr2_pru1_gpo1 |
L5 | mdio_mclk | 2000 | 1100 | CFG_MDIO_MCLK_OUT | pr2_pru1_gpo0 |
N2 | rgmii0_rxc | 2000 | 1200 | CFG_RGMII0_RXC_OUT | pr2_pru1_gpo11 |
P2 | rgmii0_rxctl | 2000 | 1700 | CFG_RGMII0_RXCTL_OUT | pr2_pru1_gpo12 |
N4 | rgmii0_rxd0 | 2000 | 1000 | CFG_RGMII0_RXD0_OUT | pr2_pru1_gpo16 |
N3 | rgmii0_rxd1 | 2200 | 1000 | CFG_RGMII0_RXD1_OUT | pr2_pru1_gpo15 |
P1 | rgmii0_rxd2 | 2200 | 1300 | CFG_RGMII0_RXD2_OUT | pr2_pru1_gpo14 |
N1 | rgmii0_rxd3 | 2250 | 1100 | CFG_RGMII0_RXD3_OUT | pr2_pru1_gpo13 |
T4 | rgmii0_txc | 2350 | 1000 | CFG_RGMII0_TXC_OUT | pr2_pru1_gpo5 |
T5 | rgmii0_txctl | 2000 | 1200 | CFG_RGMII0_TXCTL_OUT | pr2_pru1_gpo6 |
R1 | rgmii0_txd0 | 2000 | 1500 | CFG_RGMII0_TXD0_OUT | pr2_pru1_gpo10 |
R2 | rgmii0_txd1 | 1850 | 1000 | CFG_RGMII0_TXD1_OUT | pr2_pru1_gpo9 |
P3 | rgmii0_txd2 | 2100 | 1100 | CFG_RGMII0_TXD2_OUT | pr2_pru1_gpo8 |
P4 | rgmii0_txd3 | 2200 | 1000 | CFG_RGMII0_TXD3_OUT | pr2_pru1_gpo7 |
N5 | uart3_rxd | 2000 | 1600 | CFG_UART3_RXD_OUT | pr2_pru1_gpo3 |
N6 | uart3_txd | 2000 | 1000 | CFG_UART3_TXD_OUT | pr2_pru1_gpo4 |
Manual IO Timings Modes must be used to ensure some IO timings for PRU-ICSS2 PRU1 IOSET2 Direct Output mode. See Table 5-30Modes Summary for a list of IO timings requiring the use of Manual IO Timings Modes. See Table 5-190Manual Functions Mapping for PRU-ICSS2 PRU1 IOSET2 Direct Output mode for a definition of the Manual modes.
Table 5-190 lists the A_DELAY and G_DELAY values needed to calculate the correct values to be set in the CFG_x registers.
BALL | BALL NAME | PR2_PRU1_DIR_OUT_MANUAL2 | CFG REGISTER | MUXMODE | |
---|---|---|---|---|---|
A_DELAY (ps) | G_DELAY (ps) | 13 | |||
C16 | mcasp1_aclkx | 200 | 800 | CFG_MCASP1_ACLKX_OUT | pr2_pru1_gpo7 |
D14 | mcasp1_axr0 | 200 | 1000 | CFG_MCASP1_AXR0_OUT | pr2_pru1_gpo8 |
B14 | mcasp1_axr1 | 0 | 1110 | CFG_MCASP1_AXR1_OUT | pr2_pru1_gpo9 |
B16 | mcasp1_axr10 | 0 | 2500 | CFG_MCASP1_AXR10_OUT | pr2_pru1_gpo12 |
B18 | mcasp1_axr11 | 0 | 1900 | CFG_MCASP1_AXR11_OUT | pr2_pru1_gpo13 |
A19 | mcasp1_axr12 | 0 | 2300 | CFG_MCASP1_AXR12_OUT | pr2_pru1_gpo14 |
E17 | mcasp1_axr13 | 200 | 1200 | CFG_MCASP1_AXR13_OUT | pr2_pru1_gpo15 |
E16 | mcasp1_axr14 | 200 | 1100 | CFG_MCASP1_AXR14_OUT | pr2_pru1_gpo16 |
A18 | mcasp1_axr8 | 200 | 1600 | CFG_MCASP1_AXR8_OUT | pr2_pru1_gpo10 |
B17 | mcasp1_axr9 | 0 | 1900 | CFG_MCASP1_AXR9_OUT | pr2_pru1_gpo11 |
D23 | mcasp4_axr1 | 0 | 700 | CFG_MCASP4_AXR1_OUT | pr2_pru1_gpo0 |
AC3 | mcasp5_aclkx | 1400 | 4000 | CFG_MCASP5_ACLKX_OUT | pr2_pru1_gpo1 |
AA5 | mcasp5_axr0 | 1500 | 3000 | CFG_MCASP5_AXR0_OUT | pr2_pru1_gpo3 |
AC4 | mcasp5_axr1 | 1500 | 1900 | CFG_MCASP5_AXR1_OUT | pr2_pru1_gpo4 |
U6 | mcasp5_fsx | 1300 | 2700 | CFG_MCASP5_FSX_OUT | pr2_pru1_gpo2 |
J25 | xref_clk0 | 0 | 160 | CFG_XREF_CLK0_OUT | pr2_pru1_gpo5 |
J24 | xref_clk1 | 0 | 0 | CFG_XREF_CLK1_OUT | pr2_pru1_gpo6 |
Manual IO Timings Modes must be used to ensure some IO timings for PRU-ICSS2 PRU0 IOSET2 Parallel Capture Mode. See Table 5-30Modes Summary for a list of IO timings requiring the use of Manual IO Timings Modes. See Table 5-191Manual Functions Mapping for PRU-ICSS2 PRU0 IOSET2 Parallel Capture Mode for a definition of the Manual modes.
Table 5-191 lists the A_DELAY and G_DELAY values needed to calculate the correct values to be set in the CFG_x registers.
BALL | BALL NAME | PR2_PRU0_PAR_CAP_MANUAL2 | CFG REGISTER | MUXMODE | |
---|---|---|---|---|---|
A_DELAY (ps) | G_DELAY (ps) | 12 | |||
Y5 | gpio6_10 | 4125 | 481 | CFG_GPIO6_10_IN | pr2_pru0_gpi0 |
Y6 | gpio6_11 | 3935 | 997 | CFG_GPIO6_11_IN | pr2_pru0_gpi1 |
A21 | mcasp2_axr2 | 0 | 0 | CFG_MCASP2_AXR2_IN | pr2_pru0_gpi16 |
A22 | mcasp3_aclkx | 571 | 0 | CFG_MCASP3_ACLKX_IN | pr2_pru0_gpi12 |
B22 | mcasp3_axr0 | 1570 | 0 | CFG_MCASP3_AXR0_IN | pr2_pru0_gpi14 |
B23 | mcasp3_axr1 | 1405 | 0 | CFG_MCASP3_AXR1_IN | pr2_pru0_gpi15 |
A23 | mcasp3_fsx | 1946 | 0 | CFG_MCASP3_FSX_IN | pr2_pru0_gpi13 |
Y2 | mmc3_clk | 4093 | 1066 | CFG_MMC3_CLK_IN | pr2_pru0_gpi2 |
Y1 | mmc3_cmd | 4043 | 921 | CFG_MMC3_CMD_IN | pr2_pru0_gpi3 |
Y4 | mmc3_dat0 | 4010 | 864 | CFG_MMC3_DAT0_IN | pr2_pru0_gpi4 |
AA2 | mmc3_dat1 | 3817 | 1643 | CFG_MMC3_DAT1_IN | pr2_pru0_gpi5 |
AA3 | mmc3_dat2 | 4040 | 673 | CFG_MMC3_DAT2_IN | pr2_pru0_gpi6 |
W2 | mmc3_dat3 | 3923 | 1478 | CFG_MMC3_DAT3_IN | pr2_pru0_gpi7 |
Y3 | mmc3_dat4 | 4096 | 729 | CFG_MMC3_DAT4_IN | pr2_pru0_gpi8 |
AA1 | mmc3_dat5 | 3926 | 1271 | CFG_MMC3_DAT5_IN | pr2_pru0_gpi9 |
AA4 | mmc3_dat6 | 4004 | 929 | CFG_MMC3_DAT6_IN | pr2_pru0_gpi10 |
AB1 | mmc3_dat7 | 3963 | 666 | CFG_MMC3_DAT7_IN | pr2_pru0_gpi11 |
Manual IO Timings Modes must be used to ensure some IO timings for PRU-ICSS2 PRU1 IOSET1 Parallel Capture Mode. See Table 5-30Modes Summary for a list of IO timings requiring the use of Manual IO Timings Modes. See Table 5-192Manual Functions Mapping for PRU-ICSS2 PRU1 IOSET1 Parallel Capture Mode for a definition of the Manual modes.
Table 5-192 lists the A_DELAY and G_DELAY values needed to calculate the correct values to be set in the CFG_x registers.
BALL | BALL NAME | PR2_PRU1_PAR_CAP_MANUAL1 | CFG REGISTER | MUXMODE | |
---|---|---|---|---|---|
A_DELAY (ps) | G_DELAY (ps) | 12 | |||
P5 | RMII_MHZ_50_CLK | 1717 | 0 | CFG_RMII_MHZ_50_CLK_IN | pr2_pru1_gpi2 |
L5 | mdio_d | 2088 | 0 | CFG_MDIO_D_IN | pr2_pru1_gpi1 |
L6 | mdio_mclk | 1321 | 0 | CFG_MDIO_MCLK_IN | pr2_pru1_gpi0 |
N2 | rgmii0_rxc | 1287 | 0 | CFG_RGMII0_RXC_IN | pr2_pru1_gpi11 |
P2 | rgmii0_rxctl | 2456 | 0 | CFG_RGMII0_RXCTL_IN | pr2_pru1_gpi12 |
N4 | rgmii0_rxd0 | 0 | 0 | CFG_RGMII0_RXD0_IN | pr2_pru1_gpi16 |
N3 | rgmii0_rxd1 | 2157 | 0 | CFG_RGMII0_RXD1_IN | pr2_pru1_gpi15 |
P1 | rgmii0_rxd2 | 2008 | 0 | CFG_RGMII0_RXD2_IN | pr2_pru1_gpi14 |
N1 | rgmii0_rxd3 | 2271 | 0 | CFG_RGMII0_RXD3_IN | pr2_pru1_gpi13 |
T4 | rgmii0_txc | 1851 | 0 | CFG_RGMII0_TXC_IN | pr2_pru1_gpi5 |
T5 | rgmii0_txctl | 1875 | 0 | CFG_RGMII0_TXCTL_IN | pr2_pru1_gpi6 |
R1 | rgmii0_txd0 | 1685 | 0 | CFG_RGMII0_TXD0_IN | pr2_pru1_gpi10 |
R2 | rgmii0_txd1 | 2131 | 0 | CFG_RGMII0_TXD1_IN | pr2_pru1_gpi9 |
P3 | rgmii0_txd2 | 1734 | 0 | CFG_RGMII0_TXD2_IN | pr2_pru1_gpi8 |
P4 | rgmii0_txd3 | 1764 | 0 | CFG_RGMII0_TXD3_IN | pr2_pru1_gpi7 |
N5 | uart3_rxd | 1654 | 0 | CFG_UART3_RXD_IN | pr2_pru1_gpi3 |
N6 | uart3_txd | 1242 | 0 | CFG_UART3_TXD_IN | pr2_pru1_gpi4 |
Manual IO Timings Modes must be used to ensure some IO timings for PRU-ICSS2 PRU1 IOSET2 Parallel Capture Mode. See Table 5-30Modes Summary for a list of IO timings requiring the use of Manual IO Timings Modes. See Table 5-193Manual Functions Mapping for PRU-ICSS2 PRU1 IOSET2 Parallel Capture Mode for a definition of the Manual modes.
Table 5-193 lists the A_DELAY and G_DELAY values needed to calculate the correct values to be set in the CFG_x registers.
BALL | BALL NAME | PR2_PRU1_PAR_CAP_MANUAL2 | CFG REGISTER | MUXMODE | |
---|---|---|---|---|---|
A_DELAY (ps) | G_DELAY (ps) | 12 | |||
C16 | mcasp1_aclkx | 1928 | 0 | CFG_MCASP1_ACLKX_IN | pr2_pru1_gpi7 |
D14 | mcasp1_axr0 | 2413 | 0 | CFG_MCASP1_AXR0_IN | pr2_pru1_gpi8 |
B14 | mcasp1_axr1 | 2523 | 25 | CFG_MCASP1_AXR1_IN | pr2_pru1_gpi9 |
B16 | mcasp1_axr10 | 2607 | 0 | CFG_MCASP1_AXR10_IN | pr2_pru1_gpi12 |
B18 | mcasp1_axr11 | 2669 | 92 | CFG_MCASP1_AXR11_IN | pr2_pru1_gpi13 |
A19 | mcasp1_axr12 | 2225 | 0 | CFG_MCASP1_AXR12_IN | pr2_pru1_gpi14 |
E17 | mcasp1_axr13 | 2315 | 0 | CFG_MCASP1_AXR13_IN | pr2_pru1_gpi15 |
E16 | mcasp1_axr14 | 0 | 0 | CFG_MCASP1_AXR14_IN | pr2_pru1_gpi16 |
A18 | mcasp1_axr8 | 2201 | 0 | CFG_MCASP1_AXR8_IN | pr2_pru1_gpi10 |
B17 | mcasp1_axr9 | 2293 | 278 | CFG_MCASP1_AXR9_IN | pr2_pru1_gpi11 |
D23 | mcasp4_axr1 | 1759 | 0 | CFG_MCASP4_AXR1_IN | pr2_pru1_gpi0 |
AC3 | mcasp5_aclkx | 3732 | 1810 | CFG_MCASP5_ACLKX_IN | pr2_pru1_gpi1 |
AA5 | mcasp5_axr0 | 3776 | 2255 | CFG_MCASP5_AXR0_IN | pr2_pru1_gpi3 |
AC4 | mcasp5_axr1 | 3886 | 1923 | CFG_MCASP5_AXR1_IN | pr2_pru1_gpi4 |
U6 | mcasp5_fsx | 3800 | 1449 | CFG_MCASP5_FSX_IN | pr2_pru1_gpi2 |
J25 | xref_clk0 | 1375 | 21 | CFG_XREF_CLK0_IN | pr2_pru1_gpi5 |
J24 | xref_clk1 | 1320 | 0 | CFG_XREF_CLK1_IN | pr2_pru1_gpi6 |