5.5.2 Voltage And Core Clock Specifications
Table 5-8 shows the recommended OPP per voltage domain.
Table 5-8 Voltage Domains Operating Performance Points (1)
DOMAIN |
CONDITION |
OPP_NOM |
OPP_OD |
OPP_HIGH |
MIN (3) |
NOM (2) |
MAX (3) |
MIN (3) |
NOM (2) |
MAX (3) |
MIN (3) |
NOM (2) |
MAX DC (4) |
MAX (3) |
VD_CORE (V) |
BOOT (Before AVS is enabled) (5) |
1.11 |
1.15 |
1.2 |
Not Applicable |
Not Applicable |
After AVS is enabled (5) |
AVS Voltage (6) – 3.5% |
AVS Voltage (6) |
1.16 |
Not Applicable |
Not Applicable |
VD_MPU (V) |
BOOT (Before AVS is enabled) (5) |
1.11 |
1.15 |
1.2 |
Not Applicable |
Not Applicable |
After AVS is enabled (5) |
AVS Voltage (6) – 3.5% |
AVS Voltage (6) |
1.16 |
AVS Voltage (6) – 3.5% |
AVS Voltage (6) |
AVS Voltage (6) + 5% |
AVS Voltage (6) – 3.5% |
AVS Voltage (6) |
AVS Voltage (6) +2% |
AVS Voltage (6) + 5% |
VD_RTC (7) (V) |
- |
0.84 |
0.88 to 1.06 |
1.16 |
Not Applicable |
Not Applicable |
Others (V) |
BOOT (Before AVS is enabled) (5) |
1.02 |
1.06 |
1.16 |
Not Applicable |
Not Applicable |
After AVS is enabled (5) |
AVS Voltage (6) – 3.5% |
AVS Voltage (6) |
1.16 |
AVS Voltage (6) – 3.5% |
AVS Voltage (6) |
AVS Voltage (6) + 5% |
AVS Voltage (6) – 3.5% |
AVS Voltage (6) |
AVS Voltage (6) +2% |
AVS Voltage (6) + 5% |
- The voltage ranges in this table are preliminary, and final voltage ranges may be different than shown. Systems should be designed with the ability to modify the voltage to comply with future recommendations.
- In a typical implementation, the power supply should target the NOM voltage.
- The voltage at the device ball should never be below the MIN voltage or above the MAX voltage for any amount of time. This requirement includes dynamic voltage events such as AC ripple, voltage transients, voltage dips, etc.
- The DC voltage at the device ball should never be above the MAX DC voltage to avoid impact on device reliability and lifetime POH (Power-On-Hours). The MAX DC voltage is defined as the highest allowed DC regulated voltage, without transients, seen at the ball.
- For all OPPs, AVS must be enabled to avoid impact on device reliability, lifetime POH (Power-On-Hours), and device power.
- The AVS voltages are device-dependent, voltage domain-dependent, and OPP-dependent. They must be read from the STD_FUSE_OPP Registers. For information about STD_FUSE_OPP Registers address, please refer to the Control Module chaper in the device TRM. The power supply should be adjustable over the following ranges for each required OPP:
- OPP_NOM for MPU: 0.85 V – 1.15 V
- OPP_NOM for CORE and Others: 0.85 V - 1.15 V
- OPP_OD: 0.94 V - 1.15 V
- OPP_HIGH: 1.01 V - 1.25 V
The AVS voltages will be within the above specified ranges.
- VD_RTC can optionally be tied to VD_CORE and operate at the VD_CORE AVS voltages.
- The power supply must be programmed with the AVS voltages for the MPU and the CORE voltage domain, either just after the ROM boot or at the earliest possible time in the secondary boot loader before there is significant activity seen on these domains.
Table 5-9 describes the standard processor clocks speed characteristics vs OPP of the device.
Table 5-9 Supported OPP vs Max Frequency (2)
CLOCK |
OPP_NOM |
OPP_OD |
OPP_HIGH |
MAXIMUM FREQUENCY (MHz) |
MAXIMUM FREQUENCY (MHz) |
MAXIMUM FREQUENCY (MHz) |
VD_MPU |
MPU_CLK |
1000 |
1176 |
1500 |
VD_DSP |
DSP_CLK |
600 |
700 |
750 |
VD_IVA |
IVA_GCLK |
388.3 |
430 |
532 |
VD_GPU |
GPU_CLK |
425.6 |
500 |
532 |
VD_CORE |
CORE_IPUx_CLK |
212.8 |
N/A |
N/A |
L3_CLK |
266 |
N/A |
N/A |
DDR3 / DDR3L |
667 (DDR3-1333) |
N/A |
N/A |
VD_RTC |
RTC_FCLK |
0.034 |
N/A |
N/A |
- N/A stands for Not Applicable.
- Maximum supported frequency is limited to the device speed grade (see Table 5-6, Speed Grade Maximum Frequency).