SPRSP58B june 2022 – june 2023 AM620-Q1 , AM623 , AM625 , AM625-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 7-110 and Figure 7-94 present switching characteristics for OLDI0.
NO. | PARAMETER | MODE | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|---|
OLDI1 | tt(LHTT) | Rise time, OLDI0_CLK[1:0]P, OLDI0_CLK[1:0]N, OLDI0_A[7:0]P, and OLDI0_A[7:0]N | Slow(1) | 0.5 | ns | ||
Fast(2) | 0.25 | ns | |||||
OLDI2 | tt(HLTT) | Fall time, OLDI0_CLK[1:0]P, OLDI0_CLK[1:0]N, OLDI0_A[7:0]P, and OLDI0_A[7:0]N | Slow(1) | 0.5 | ns | ||
Fast(2) | 0.25 | ns | |||||
OLDI3 | tc(CLK) | Cycle time, OLDI0_CLK[1:0]P and OLDI0_CLK[1:0]N | 6.06 | 110.01 | ns | ||
OLDI4 | tw(BIT) | Bit width, OLDI0_A[7:0]P and OLDI0_A[7:0]N | (1/7)OLDI3 | ns | |||
OLDI5 | td(BIT1) | Bit 1 delay time, OLDI0_CLK[1:0]P and OLDI0_CLK[1:0]N to OLDI0_A[7:0]P and OLDI0_A[7:0]N | - (0.1)OLDI3 | (0.1)OLDI3 | ns | ||
OLDI6 | td(BIT0) | Bit 0 delay time, OLDI0_CLK[1:0]P and OLDI0_CLK[1:0]N to OLDI0_A[7:0]P and OLDI0_A[7:0]N | (1/7)OLDI3 - (0.1)OLDI3 |
(1/7) OLDI3 + (0.1)OLDI3 |
ns | ||
OLDI7 | td(BIT6) | Bit 6 delay time, OLDI0_CLK[1:0]P and OLDI0_CLK[1:0]N to OLDI0_A[7:0]P and OLDI0_A[7:0]N | (2/7)OLDI3 - (0.1)OLDI3 |
(2/7) OLDI3 + (0.1)OLDI3 |
ns | ||
OLDI8 | td(BIT5) | Bit 5 delay time, OLDI0_CLK[1:0]P and OLDI0_CLK[1:0]N to OLDI0_A[7:0]P and OLDI0_A[7:0]N | (3/7)OLDI3 - (0.1)OLDI3 |
(3/7) OLDI3 + (0.1)OLDI3 |
ns | ||
OLDI9 | td(BIT4) | Bit 4 delay time, OLDI0_CLK[1:0]P and OLDI0_CLK[1:0]N to OLDI0_A[7:0]P and OLDI0_A[7:0]N | (4/7)OLDI3 - (0.1)OLDI3 |
(4/7) OLDI3 + (0.1)OLDI3 |
ns | ||
OLDI10 | td(BIT3) | Bit 3 delay time, OLDI0_CLK[1:0]P and OLDI0_CLK[1:0]N to OLDI0_A[7:0]P and OLDI0_A[7:0]N | (5/7)OLDI3 - (0.1)OLDI3 |
(5/7) OLDI3 + (0.1)OLDI3 |
ns | ||
OLDI11 | td(BIT2) | Bit 2 delay time, OLDI0_CLK[1:0]P and OLDI0_CLK[1:0]N to OLDI0_A[7:0]P and OLDI0_A[7:0]N | (6/7)OLDI3 - (0.1)OLDI3 |
(6/7) OLDI3 + (0.1)OLDI3 |
ns | ||
OLDI12 | tsk(TCCS) | Skew, OLDI0_A[7:0]P and OLDI0_A[7:0]N relative to any other OLDI0_A[7:0]P and OLDI0_A[7:0]N | 50 | ps |
For more information, see Display Subsystem (DSS) and Peripherals section in Peripherals chapter in the device TRM.