4 Revision History
Changes from November 12, 2022 to June 15, 2023 (from Revision A (NOVEMBER 2022) to Revision B (JUNE 2023))
-
Global: Changed the document product status from "Production
Mixed Status" to "Production Data", where both the ALW and AMC packaged devices
are fully-qualified with Production DataGo
-
Global: Added automotive AEC - Q100 device-specific
information for the AM625-Q1 and AM620-Q1 devices supported in the 17.2 mm ×
17.2 mm AMC packageGo
- (Features): Changed the CSI data rate from 2.5Gbps to 1.5Gbps to
match the rate defined in the CSI-2 timing sectionGo
- (Features): Updated the Security features to clarify what is
supportedGo
- (Features): Included Multi-Media Card (MMC) in the first bullet
describing MMC/SD features Go
- (Features): Corrected broken URL for Functional
SafetyGo
- (Description): Added AM625-Q1 and AM620-Q1 and updated the descriptions for
each deviceGo
- (Package Information): Updated the table to match the new content standard
and added automotive "-Q1" devicesGo
- (Functional Block Diagram): Added the Software Build Sheet
noteGo
- (Device Comparison): Added AM625-Q1 to the AM625 columns and added
new columns for the AM620-Q1 devicesGo
- (Device Comparison): Corrected the name of the JTAG User ID
registerGo
- (Pin Connectivity Requirements): Updated the second note to include
the meaning of "no connect"Go
- (Pin Connectivity Requirements): Updated the second paragraph of the
note following the Connectivity Requirements table. The update clarifies the
operation of configurable device IOs and includes precautions that must be taken
to prevent floating signals from damaging device input buffersGo
- (ESD Ratings for Devices which are not AEC - Q100 Qualified): Changed the
title to clarify the ESD ratings defined in this table apply to devices which are not AEC
- Q100 qualifiedGo
- (ESD Ratings for AEC - Q100 Qualified Devices in the AMC Package):
Changed the title to clarify the ESD ratings defined in this table only apply to
AEC - Q100 qualified devices in the AMC packageGo
- (Recommended Operating Conditions): Created separate table notes for
VDD_CANUART and VDDSHV_CANUARTGo
- (Operating Performance Points): Changed the Maximum Operating
Frequency of the Device/Power Manager (Cortex-R5F) for speed grades "S" and "T"
from 800 to 400Go
- (DDR Electrical Characteristics): Added references to the respective
JEDEC standardsGo
- (Power-Up Sequencing): Added Power-Up Sequencing – Supply / Signal
Assignments table with waveform references and notes. Added a new waveform for
VDD_CANUART to show its sequence requirements relative to VDD_CORE when powered
from a separate always on power source.Go
- (Power-Down Sequencing): Added Power-Down Sequencing – Supply /
Signal Assignments table with waveform references and notes. Added a new
waveform for VDD_CANUART to show its sequence requirements relative to VDD_CORE
when powered from a separate always on power source.Go
- (MCU_RESETSTATz, and RESETSTATz Switching Characteristics): Changed
the minimum value of parameter RST13 from "0" to "960".Go
- (LFXOSC Modes of Operation): Changed the value of PD_C for BYPASS
mode from "X" to "0"Go
- Removing change item for change that was already implemented in a
previous release of both AM64x and AM243x and prevent the change from showing up
again in the current Revision History.Go
- (DSS Switching Characteristics): Added external pixel clock mode "EXTPCLKIN"
to parameters D2, D3, D4, and D5. Also changed the "Internal PLL" mode min value for
parameters D2 and D3 from "0.0475P" to "0.0475P - 0.3"Go
- (MCASP): Updated each AHCLKR/X table note to include a TRM reference
for clock source options. Also corrected a typographical error on the signal
name associated with the first waveform in each timing diagram by changing
"MCASP[x]_ACLKR/X" to "MCASP[x]_AHCLKR/X"Go
- (MMC0 DLL Delay Mapping): Changed the OTAPDLYENA and OTAPDLYSEL
values for Legacy SDR and High Speed SDR modesGo
- (MMC1/MMC2 DLL Delay Mapping for all Timing Modes): Changed the
"UHS-I DR50" mode name to "UHS-I DDR50" to correct a typographical
errorGo
- (OSPI Switching Characteristics – PHY Data Training): Added maximum
values to the OSPI0_CLK Cycle Time parameter (O1) to define a minimum operating
frequency of 133MHz. Also updated Note 1 and Note 4, where "in ns" was added to
the OSPI_CLK cycle time reference in Note 1 and "refclk" was changed to
"reference clock" in Note 4 so it matches the clock name used in the
TRMGo
- (OSPI0 Switching Characteristics – PHY SDR Mode): Updated Note 1 and
Note 4, where "in ns" was added to the OSPI_CLK cycle time reference in Note 1
and "refclk" was changed to "reference clock" in Note 4 so it matches the clock
name used in the TRMGo
- (OSPI0 Switching Characteristics – PHY DDR Mode): Updated Note 1 and
Note 4, where "in ns" was added to the OSPI_CLK cycle time reference in Note 1
and "refclk" was changed to "reference clock" in Note 4 so it matches the clock
name used in the TRMGo
- (OSPI0 Timing Requirements – Tap SDR Mode): Updated the constant
values associated with the minimum setup and minimum hold formulas in parameters
O19 and O20. Note 2 was also updated to change "refclk" to "reference clock" so
it matches the clock name used in the TRMGo
- (OSPI0 Switching Characteristics – Tap SDR Mode): Updated Note 1 and
Note 4, where "in ns" was added to the OSPI_CLK cycle time reference in Note 1
and "refclk" was changed to "reference clock" in Note 4 so it matches the clock
name used in the TRMGo
- (OSPI0 Timing Requirements – Tap DDR Mode): Updated the constant
values associated with the minimum setup and minimum hold formulas in parameters
O13 and O14. Note 2 was also updated to change "refclk" to "reference clock" so
it matches the clock name used in the TRMGo
- (OSPI0 Switching Characteristics – Tap DDR Mode): Updated the
minimum data output delay and maximum data output delay formulas in parameter
O6. Also updated Note 1 and Note 5, where "in ns" was added to the OSPI_CLK
cycle time reference in Note 1 and "refclk" was changed to "reference clock" in
Note 5 so it matches the clock name used in the TRMGo
- (PRUSS PRU Switching Characteristics – Direct Output Mode): Changed
the maximum skew value for the GPO to GPO parameter (PRDO1) from 3ns to
2nsGo
- (PRUSS UART Switching Characteristics): Added a maximum value and
units to the start bit low pulse width parameter (4)Go
- (Overview): Changed "AEC-Q100" to "AEC - Q100"Go
- (Device Nomenclature): Updated the orderable part number example in the
first paragraph by removing the "X" prefixGo
- (Device Nomenclature): Changed "ALV package type" in the last paragraph to
"ALW or AMC package types"Go
- (Device Naming Convention): Added AM620x devicesGo
- (Device Naming Convention): Changed "ppp" to "PPP" to match the upper case
letters used in the Standard Package Symbolization figureGo