SPRS971D August 2016 – March 2020 AMIC110
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
SIGNAL NAME [1] | DESCRIPTION [2] | TYPE [3] | ZCZ BALL [4] |
---|---|---|---|
ddr_a0 | DDR SDRAM ROW/COLUMN ADDRESS OUTPUT | O | F3 |
ddr_a1 | DDR SDRAM ROW/COLUMN ADDRESS OUTPUT | O | H1 |
ddr_a10 | DDR SDRAM ROW/COLUMN ADDRESS OUTPUT | O | F4 |
ddr_a11 | DDR SDRAM ROW/COLUMN ADDRESS OUTPUT | O | F2 |
ddr_a12 | DDR SDRAM ROW/COLUMN ADDRESS OUTPUT | O | E3 |
ddr_a13 | DDR SDRAM ROW/COLUMN ADDRESS OUTPUT | O | H3 |
ddr_a14 | DDR SDRAM ROW/COLUMN ADDRESS OUTPUT | O | H4 |
ddr_a15 | DDR SDRAM ROW/COLUMN ADDRESS OUTPUT | O | D3 |
ddr_a2 | DDR SDRAM ROW/COLUMN ADDRESS OUTPUT | O | E4 |
ddr_a3 | DDR SDRAM ROW/COLUMN ADDRESS OUTPUT | O | C3 |
ddr_a4 | DDR SDRAM ROW/COLUMN ADDRESS OUTPUT | O | C2 |
ddr_a5 | DDR SDRAM ROW/COLUMN ADDRESS OUTPUT | O | B1 |
ddr_a6 | DDR SDRAM ROW/COLUMN ADDRESS OUTPUT | O | D5 |
ddr_a7 | DDR SDRAM ROW/COLUMN ADDRESS OUTPUT | O | E2 |
ddr_a8 | DDR SDRAM ROW/COLUMN ADDRESS OUTPUT | O | D4 |
ddr_a9 | DDR SDRAM ROW/COLUMN ADDRESS OUTPUT | O | C1 |
ddr_ba0 | DDR SDRAM BANK ADDRESS OUTPUT | O | C4 |
ddr_ba1 | DDR SDRAM BANK ADDRESS OUTPUT | O | E1 |
ddr_ba2 | DDR SDRAM BANK ADDRESS OUTPUT | O | B3 |
ddr_casn | DDR SDRAM COLUMN ADDRESS STROBE OUTPUT (ACTIVE LOW) | O | F1 |
ddr_ck | DDR SDRAM CLOCK OUTPUT (Differential+) | O | D2 |
ddr_cke | DDR SDRAM CLOCK ENABLE OUTPUT | O | G3 |
ddr_csn0 | DDR SDRAM CHIP SELECT OUTPUT | O | H2 |
ddr_d0 | DDR SDRAM DATA INPUT/OUTPUT | I/O | M3 |
ddr_d1 | DDR SDRAM DATA INPUT/OUTPUT | I/O | M4 |
ddr_d10 | DDR SDRAM DATA INPUT/OUTPUT | I/O | K2 |
ddr_d11 | DDR SDRAM DATA INPUT/OUTPUT | I/O | K3 |
ddr_d12 | DDR SDRAM DATA INPUT/OUTPUT | I/O | K4 |
ddr_d13 | DDR SDRAM DATA INPUT/OUTPUT | I/O | L3 |
ddr_d14 | DDR SDRAM DATA INPUT/OUTPUT | I/O | L4 |
ddr_d15 | DDR SDRAM DATA INPUT/OUTPUT | I/O | M1 |
ddr_d2 | DDR SDRAM DATA INPUT/OUTPUT | I/O | N1 |
ddr_d3 | DDR SDRAM DATA INPUT/OUTPUT | I/O | N2 |
ddr_d4 | DDR SDRAM DATA INPUT/OUTPUT | I/O | N3 |
ddr_d5 | DDR SDRAM DATA INPUT/OUTPUT | I/O | N4 |
ddr_d6 | DDR SDRAM DATA INPUT/OUTPUT | I/O | P3 |
ddr_d7 | DDR SDRAM DATA INPUT/OUTPUT | I/O | P4 |
ddr_d8 | DDR SDRAM DATA INPUT/OUTPUT | I/O | J1 |
ddr_d9 | DDR SDRAM DATA INPUT/OUTPUT | I/O | K1 |
ddr_dqm0 | DDR WRITE ENABLE / DATA MASK FOR DATA[7:0] | O | M2 |
ddr_dqm1 | DDR WRITE ENABLE / DATA MASK FOR DATA[15:8] | O | J2 |
ddr_dqs0 | DDR DATA STROBE FOR DATA[7:0] (Differential+) | I/O | P1 |
ddr_dqs1 | DDR DATA STROBE FOR DATA[15:8] (Differential+) | I/O | L1 |
ddr_dqsn0 | DDR DATA STROBE FOR DATA[7:0] (Differential-) | I/O | P2 |
ddr_dqsn1 | DDR DATA STROBE FOR DATA[15:8] (Differential-) | I/O | L2 |
ddr_nck | DDR SDRAM CLOCK OUTPUT (Differential-) | O | D1 |
ddr_odt | ODT OUTPUT | O | G1 |
ddr_rasn | DDR SDRAM ROW ADDRESS STROBE OUTPUT (ACTIVE LOW) | O | G4 |
ddr_resetn | DDR3/DDR3L RESET OUTPUT (ACTIVE LOW) | O | G2 |
ddr_vref | Voltage Reference Input | A | J4 |
ddr_vtp | VTP Compensation Resistor | I | J3 |
ddr_wen | DDR SDRAM WRITE ENABLE OUTPUT (ACTIVE LOW) | O | B2 |
SIGNAL NAME [1] | DESCRIPTION [2] | TYPE [3] | ZCZ BALL [4] |
---|---|---|---|
gpmc_a0 | GPMC Address | O | R1, R13 |
gpmc_a1 | GPMC Address | O | R2, U5, V14 |
gpmc_a10 | GPMC Address | O | T16, V5 |
gpmc_a11 | GPMC Address | O | R6, V17 |
gpmc_a12 | GPMC Address | O | U1 |
gpmc_a13 | GPMC Address | O | U2 |
gpmc_a14 | GPMC Address | O | U3 |
gpmc_a15 | GPMC Address | O | U4 |
gpmc_a16 | GPMC Address | O | R13, V2 |
gpmc_a17 | GPMC Address | O | V14, V3 |
gpmc_a18 | GPMC Address | O | U14, V4 |
gpmc_a19 | GPMC Address | O | T14, T5 |
gpmc_a2 | GPMC Address | O | R3, R5, U14 |
gpmc_a20 | GPMC Address | O | F17, R14 |
gpmc_a21 | GPMC Address | O | F18, V15 |
gpmc_a22 | GPMC Address | O | G15, U15 |
gpmc_a23 | GPMC Address | O | G16, T15 |
gpmc_a24 | GPMC Address | O | G17, V16 |
gpmc_a25 | GPMC Address | O | G18, U16 |
gpmc_a26 | GPMC Address | O | T16 |
gpmc_a27 | GPMC Address | O | V17 |
gpmc_a3 | GPMC Address | O | R4, T13, T14 |
gpmc_a4 | GPMC Address | O | R14, T1 |
gpmc_a5 | GPMC Address | O | T2, V15 |
gpmc_a6 | GPMC Address | O | T3, U15 |
gpmc_a7 | GPMC Address | O | T15, T4 |
gpmc_a8 | GPMC Address | O | U5, V16 |
gpmc_a9 | GPMC Address | O | R5, U16 |
gpmc_ad0 | GPMC Address and Data | I/O | U7 |
gpmc_ad1 | GPMC Address and Data | I/O | V7 |
gpmc_ad10 | GPMC Address and Data | I/O | T11 |
gpmc_ad11 | GPMC Address and Data | I/O | U12 |
gpmc_ad12 | GPMC Address and Data | I/O | T12 |
gpmc_ad13 | GPMC Address and Data | I/O | R12 |
gpmc_ad14 | GPMC Address and Data | I/O | V13 |
gpmc_ad15 | GPMC Address and Data | I/O | U13 |
gpmc_ad2 | GPMC Address and Data | I/O | R8 |
gpmc_ad3 | GPMC Address and Data | I/O | T8 |
gpmc_ad4 | GPMC Address and Data | I/O | U8 |
gpmc_ad5 | GPMC Address and Data | I/O | V8 |
gpmc_ad6 | GPMC Address and Data | I/O | R9 |
gpmc_ad7 | GPMC Address and Data | I/O | T9 |
gpmc_ad8 | GPMC Address and Data | I/O | U10 |
gpmc_ad9 | GPMC Address and Data | I/O | T10 |
gpmc_advn_ale | GPMC Address Valid / Address Latch Enable | O | R7 |
gpmc_be0n_cle | GPMC Byte Enable 0 / Command Latch Enable | O | T6 |
gpmc_be1n | GPMC Byte Enable 1 | O | U18, V9 |
gpmc_clk | GPMC Clock | I/O | U9, V12 |
gpmc_csn0 | GPMC Chip Select | O | V6 |
gpmc_csn1 | GPMC Chip Select | O | U9 |
gpmc_csn2 | GPMC Chip Select | O | V9 |
gpmc_csn3 | GPMC Chip Select | O | T13 |
gpmc_csn4 | GPMC Chip Select | O | T17 |
gpmc_csn5 | GPMC Chip Select | O | U17 |
gpmc_csn6 | GPMC Chip Select | O | U18 |
gpmc_dir | GPMC Data Direction | O | U18 |
gpmc_oen_ren | GPMC Output / Read Enable | O | T7 |
gpmc_wait0 | GPMC Wait 0 | I | T17 |
gpmc_wait1 | GPMC Wait 1 | I | V12 |
gpmc_wen | GPMC Write Enable | O | U6 |
gpmc_wpn | GPMC Write Protect | O | U17 |