SLVSDU0B September 2017 – September 2019 BQ25910
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
After REGN LDO powers up, the device checks the current capability of the input source. The input source has to meet the following requirements in order to operate the buck converter:
Once the conditions are met, the status register bit PG_STAT is set high and the INT pin is pulsed to signal the host. If VBUS_OV is detected (condition 1 above), the device automatically retries detection once the over-voltage fault goes away. If a poor source is detected (condition 2 above), the device repeats poor source qualification routine every 2 seconds. After 7 consecutive failures, the device sets POORSRC_STAT, sends an INT pulse to notify the host, goes to HIZ mode and resets EN_CHG bit. Adapter re-plugin and/or EN_CHG toggle is required to restart device operation.