SLASFB3 November 2023 DAC530A2W , DAC532A3W
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
STATIC PERFORMANCE | ||||||
Resolution | 10 | Bits | ||||
INL | Integral nonlinearity | At minimum output-voltage headroom | –1.25 | 1.25 | LSB | |
DNL | Differential nonlinearity | –1 | 1 | LSB | ||
Offset error | 6 | mA | ||||
Gain error | 16.6 | %FSR | ||||
OUTPUT | ||||||
Output range(1) | IOUT-GAIN = 000b | 300 | mA | |||
IOUT-GAIN = 001b | 220 | |||||
Output voltage headroom(2) | Sourcing current at 300 mA | 770 | 1500 | mV | ||
Sourcing current at 100 mA | 300 | 1500 | ||||
Power-down leakage at output | DAC channel disabled, voltage across the internal pulldown resistor | 3 | mV | |||
Power supply rejection ratio (dc) | DAC at midscale, VDD changed from 3.5 V to 4.5 V | 0.5 | LSB/V | |||
DYNAMIC PERFORMANCE | ||||||
tsett | Output current settling time | 1/4 to 3/4 scale and 3/4 to 1/4 scale settling to 1 LSB, VDD = 3 V, diode load | 60 | µs | ||
1/8 to 3/8 scale and 3/8 to 1/8 scale settling to 1 LSB, VDD = 4 V, inductive load, CL = 470 nF | 260 | |||||
Overshoot | DAC code changed from 1/4 scale to 3/4 scale, diode load | 0.7 | % | |||
DAC powered down, full-scale current programmed as MARGIN-HIGH with slew rate setting 32-LSB and 4-µs step, the DAC is powered up, and then the margin start is commanded immediately, diode load | 1 | |||||
DAC powered down, midscale current programmed as MARGIN-HIGH with slew rate setting 32-LSB and 4-µs step, the DAC is powered up, and then the margin start is commanded immediately, inductive load | 1 | |||||
DAC at zero scale, full-scale current programmed as MARGIN-HIGH with slew rate setting 32-LSB and 4-µs step, and then the margin start is commanded, diode load | 1 | |||||
DAC at zero scale, midscale current programmed as MARGIN-HIGH with slew rate setting 32-LSB and 4-µs step, and then the margin start is commanded, inductive load, CL = 470 nF |
1 | |||||
DAC at full scale, zero-scale current programmed as MARGIN-LOW with slew rate setting 32-LSB and 4-µs step, and then the margin start is commanded, diode load | –1 | |||||
DAC at midscale, zero-scale current programmed as MARGIN-LOW with slew rate setting 32-LSB and 4-µs step, and then the margin start is commanded, inductive load, CL = 470 nF |
–1 | |||||
Vn | Output noise current (peak to peak) |
0.1 Hz to 10 Hz, DAC at 1/4 scale, inductive load, CL = 470 nF |
50 | µAPP | ||
Output noise density | f = 1 kHz, DAC at 1/4 scale, inductive load, CL = 470 nF |
159 | nA/√Hz | |||
Power-supply rejection ratio (ac) | 200-mV 50-Hz or 60-Hz sine wave superimposed on power-supply voltage, DAC at 1/4 scale, inductive load, CL = 470 nF | 1.7 | LSB/V | |||
POWER | ||||||
IDD | Current flowing into VDD(3) | Normal operation, DAC at midscale | 172 | µA |