SLASF63 june 2023 DAC539E4W
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
fSCLK | Serial clock frequency | 50 | MHz | ||
tSCLKHIGH | SCLK high time | 9 | ns | ||
tSCLKLOW | SCLK low time | 9 | ns | ||
tSDIS | SDI setup time | 8 | ns | ||
tSDIH | SDI hold time | 8 | ns | ||
tCSS | SYNC to SCLK falling edge setup time | 18 | ns | ||
tCSH | SCLK falling edge to SYNC rising edge | 10 | ns | ||
tCSHIGH | SYNC high time | 50 | ns | ||
tDACWAIT | Sequential DAC update wait time (time between subsequent SYNC falling edges) for same channel | 2 | µs |