SLASF63 june 2023 DAC539E4W
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
STATIC PERFORMANCE | ||||||
Resolution | 10 | Bits | ||||
INL | Integral nonlinearity(1) | –1.25 | 1.25 | LSB | ||
DNL | Differential nonlinearity(1) | –1 | 1 | LSB | ||
Offset error(3) | 1.7 V ≤ VDD < 2.7 V, AINx pin shorted to OUTx, DAC code: 8d | –0.75 | 0.3 | 0.75 | %FSR | |
2.7 V ≤ VDD ≤ 5.5 V, AINx pin shorted to VOUT, DAC code: 8d | –0.5 | 0.25 | 0.5 | |||
Offset-error temperature coefficient(3) | AINx pin shorted to OUTx, DAC code: 8d | ±0.0003 | %FSR/°C | |||
Gain error(3) | Between end-point codes: 8d to 1016d | –0.5 | 0.25 | 0.5 | %FSR | |
Gain-error temperature coefficient(3) | Between end-point codes: 8d to 1016d | ±0.0008 | %FSR/°C | |||
OUTPUT | ||||||
ZO | VAIN dc output impedance(3) | DAC output enabled, internal reference (gain = 1.5 × or 2 ×) or external reference at VDD (gain = 1 ×), the VREF pin is not shorted to VDD | 400 | 500 | 600 | kΩ |
DAC output enabled, internal VREF, gain = 3 × or 4 × | 325 | 400 | 485 |