DLPS101B November 2017 – February 2023 DLP550JE
PRODUCTION DATA
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
LVDS#T4989946-35 | |||||
tc | Clock Cycle for DLCK_A | 3.03 | ns | ||
tc | Clock Cycle for DCLKC_B | 3.03 | ns | ||
tw | Pulse Duration DCLK_A | 1.36 | 1.52 | ns | |
tw | Pulse Duration for DCLK_B | 1.36 | 1.52 | ns | |
tSU | Setup Time, D_A[0:15] before DCLK_A | 0.35 | ns | ||
tSU | Setup Time, D_B[0:15] before DCLK_B | 0.35 | ns | ||
tSU | Setup Time, SCTRL_A before DCLK_A | 0.35 | ns | ||
tSU | Setup Time, SCTRL_B before DCLK_B | 0.35 | ns | ||
tH | Hold Time, D_A[0:15] after DCLK_A | 0.35 | ns | ||
tH | Hold Time, D_B[0:15] after DCLK_B | 0.35 | ns | ||
tH | Hold Time, SCTRL_A after DCLK_A | 0.35 | ns | ||
tH | Hold Time, SCTRL_B after DCLK_B | 0.35 | ns | ||
tskew | Channel B relative to Channel A#T4989946-36#T4989946-37 | –1.51 | 1.51 | ns |
For output timing analysis, the tester pin electronics and its transmission line effects must be taken into account. System design should use IBIS or other simulation tools to correlate the timing reference load to a system environment. See #T4989946-26.