DLPS024G
August 2012 – February 2020
DLPC410
PRODUCTION DATA.
1
Features
2
Applications
3
Description
Device Images
Simplified Application
4
Revision History
5
Description (continued)
6
Pin Configuration and Functions
Pin Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Electrical Characteristics
7.5
Timing Requirements
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagrams
8.3
Feature Description
8.3.1
DLPC410 Binary Pattern Data Path
8.3.1.1
DIN_A, DIN_B, DIN_C, DIN_D Input Data Buses
8.3.1.2
DCLKIN Input Clocks
8.3.1.3
DVALID Input Signals
8.3.1.4
DOUT_A, DOUT_B, DOUT_C, DOUT_D Output Data Buses
8.3.1.5
DCLKOUT Output Clocks
8.3.1.6
SCTRL Output Signals
8.3.1.7
Supported DMD Bus Sizes
8.3.1.8
Row Cycle definition
8.3.1.9
DLP9500 and DLP9500UV Input Data Formatting
8.3.1.10
DLP7000 and DLP7000UV Input Data Bus
8.3.1.11
DLP650LNIR Input Data Bus
8.3.2
Data Bus Operations
8.3.2.1
Row Addressing
8.3.2.2
Single Row Write Operation
8.3.2.3
No-Op Row Cycle Description
8.3.3
DMD Block Operations
8.3.3.1
Mirror Clocking Pulse (MCP)
8.3.3.2
Reset Active (RST_ACTIVE)
8.3.3.3
DMD Block Control Signals
8.3.3.3.1
Block Mode - BLK_MD1:0)
8.3.3.3.2
Block Address - BLK_AD(3:0)
8.3.3.3.3
Reset 2 Blocks - RST2BLK
8.3.3.4
DMD Block Operations
8.3.3.4.1
Global Reset (MCP) Consideration
8.3.4
Other Data Control Inputs
8.3.4.1
Complement Data
8.3.4.2
North/South Flip
8.3.5
Miscellaneous Control Inputs
8.3.5.1
ARST
8.3.5.2
CLKIN_R
8.3.5.3
DMD_A_RESET
8.3.5.4
Watchdog Timer Enable (WDT_ENABLE)
8.3.6
Miscellaneous Status Outputs
8.3.6.1
INIT_ACTIVE
8.3.6.2
DMD_Type(3:0)
8.3.6.3
DDC_VERSION(2:0)
8.3.6.4
LED0
8.3.6.5
LED1
8.3.6.6
DLPA200 Control Signals
8.3.6.7
ECM2M_TP_ (31:0)
8.4
Device Functional Modes
8.4.1
DLPC410 Initialization and Training
8.4.1.1
Initialization
8.4.1.2
Input Data Interface (DIN) Training
8.4.2
DLPC410 Operational Modes
8.4.2.1
Single Block Mode
8.4.2.2
Single Block Phased Mode
8.4.2.3
Dual Block Mode
8.4.2.4
Quad Block Mode
8.4.2.5
Global Mode
8.4.2.6
DMD Park Mode
8.4.2.7
DMD Idle Mode
8.4.3
LOAD4 Functionality (enabled with DLPR410A)
8.4.3.1
Enabling LOAD4
8.4.3.2
Loading Data with LOAD4
8.4.3.3
Row Mapping with LOAD4
8.4.3.4
Using Block Clear with LOAD4
8.4.3.5
Timing Requirements for LOAD4
8.4.3.6
Global Binary Pattern Rate increases using LOAD4
8.4.3.7
Special LOAD4 considerations
8.5
Programming
9
Application and Implementation
9.1
Application Information
9.1.1
Device Description
9.2
Typical Application
9.2.1
Design Requirements
9.2.2
Detailed Design Procedure
9.2.3
Application Curves
9.3
Initialization Setup
9.3.1
Debugging Guidelines
9.3.2
Initialization
9.3.2.1
Input Data Bus Calibration
9.3.2.2
DLPA200 Initialization Step 1
9.3.2.3
DMD Initialization
9.3.2.3.1
DMD Device ID Check
9.3.2.4
DLPA200 Initialization Step 2
9.3.2.5
Command Sequence Initialization
9.3.3
Image Display Issues
9.3.3.1
Present Data to DLPC410
9.3.3.2
Load Data to DMD
9.3.3.3
Mirror Clocking Pulse
10
Power Supply Recommendations
10.1
Power Down Operation
11
Layout
11.1
Layout Guidelines
11.1.1
Impedance Requirements
11.1.2
PCB Signal Routing
11.1.3
Fiducials
11.1.4
PCB Layout Guidelines
11.1.4.1
DMD Interface
11.1.4.1.1
Trace Length Matching
11.1.4.2
DLPC410 DMD Decoupling
11.1.4.2.1
Decoupling Capacitors
11.1.4.3
VCC and VCC2
11.1.4.4
DMD Layout
11.1.4.5
DLPA200
11.2
Layout Example
11.3
DLPC410 Chipset Connections
12
Device and Documentation Support
12.1
Device Support
12.1.1
Device Marking
12.1.2
Device Nomenclature
12.2
Documentation Support
12.2.1
Related Documentation
12.3
Support Resources
12.4
Trademarks
12.5
Electrostatic Discharge Caution
12.6
Glossary
13
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
DLP|676
Thermal pad, mechanical data (Package|Pins)
Orderable Information
dlps024g_oa
8.3
Feature Description