11 Revision History
Changes from Revision G (November 2023) to Revision H (June 2024)
- Updated the number of 1-bit patterns that can be stored in DRAM
memory Go
- Updated the number of 1-bit pre-stored patterns for each DMD in
Table 6-3
Go
- Updated the DLP5500 DMD minimum pattern time for bit depth 3 and 6
in Table 6-4
Go
- Added pattern speed examples with dark time in Table 6-5
Go
- Added mimimum exposure time for active block 16 (DLP5500) and active
block 6 (DLP670S) in Table 6-6
Go
Changes from Revision F (June 2021) to Revision G (November 2023)
- Rearranged list and added DLP5500 DMD to list of supported
devicesGo
- Edited wording of high speed pattern rates, and added clarifying
information regarding the DLP500YXGo
- Removed number of patterns that Flash memory can
holdGo
- Corrected SVGA to XGA in Video mode sectionGo
- Added the DLP5500 DMD to the list of devices supported by DLPC900
controllerGo
- Removed links to pages that are no longer on TI.com Go
- Removed the fan block from Simplified Application
Go
- Enumerated the number of 1-bit patterns available for the DLP5500
and all other DMDsGo
- Moved placement of footnote 3 in the Trigger Control Pin Function
table Go
- Moved pins H23 and G23 from the Reserved Pin Functions table to
Port1 and Port2 Channel Data and Control Pin Functions table.Go
- Moved pins E8, B4, C4, E7, D5, E6, D3, C2, A4, B5, C6, A5, and D7
from Reserved Pin Functions table to Board-Level Test and Debug Pin Functions
tableGo
- Moved pins AD8, AE8, AF9, G24, D26, F23, F22, E24, and D25 from the
Reserved Pin Functions table to the Peripheral Interface Pin Functions
tableGo
- Removed extraneous YCbCr referenceGo
- Added the tSB parameter to Table 5-1 tableGo
- Removed tEW from Table 5-1 table - duplicates tPH
Go
- Added DLPA200 to Figure 5-3
Go
- PWRGOOD cannot be uses as an early warning signal for an anticipated
power down.Go
- Changed Power Mode = 1 "Standby" instructions for anticipated power
down.Go
- Changed Anticipated Power Down Sequence and Unanticipated Power Down
Sequence diagrams to match the behavior of the DLPC900
controller.Go
- Added DLP5500 DMD to list of supported devicesGo
- Added XGA resolution to single DLPC900 controller systems for the
DLP5500Go
- Changed phrasing from 'normal' to 'default'Go
- Changed the section name from DLPC900 Memory Space to DLPC900
External Memory SpaceGo
- Updated GPIO
signal namesGo
- Updated GPIO signal namesGo
- Removed lists of flash memory components and added links to the
appropriate BOMs on TI.com Go
- Added information about the number of 1-bit patterns the DLP5500 can
pre-load and corrected the 1-bit depth of the DLP670S DMDGo
- Added information to the tables about minimum exposure times for the
DLP5500Go
- Added table listing the number of 1-bit pre-stored patterns for each
DMDGo
- Updated Section to include DLP5500 DMD and reordered the DMD
names.Go
- Updated block diagram and added Table 7-1
Go
- Updated DMD interface lists to
include support for the DLP5500Go
- Corrected P1_ bits to [0:9]Go
- Added information about optional GPIOs for extended external memory
accessGo
- Updated the schematic to reflect the DLP5500Go
- Updated Related Documents Table (added DLPLCR55EVM)Go