SNLS551B November 2017 – November 2018 DP83TC811R-Q1
PRODUCTION DATA.
100BASE-T1 Master and 100BASE-T1 Slave are configured using either hardware bootstraps or through register access.
LED_0 controls the 100BASE-T1 Master and 100BASE-T1 Slave bootstrap configuration. By default, 100BASE-T1 Slave mode is configured because there is an internal pulldown resistor on LED_0 pin. If 100BASE-T1 Master mode configuration through hardware bootstrap is preferred, an external pullup resistor is required.
Additionally, bit[14] in the PMA_CTRL2 Register 0x0834 – MMD1 PMA Control Register #2 controls the 100BASE-T1 Master and 100BASE-T1 Slave configuration. When this bit is set, 100BASE-T1 Master mode is enabled.