SNLS551B November 2017 – November 2018 DP83TC811R-Q1
PRODUCTION DATA.
For these typical applications, use the following as design parameters:
DESIGN PARAMETER | EXAMPLE VALUE |
---|---|
VDDIO | 1.8 V, 2.5 V, or 3.3 V |
VDDA | 3.3 V |
Decoupling capacitors VDDIO(3) | 10 nF, 100 nF, 1 μF, 10 μF |
(Optional) ferrite bead for VDDIO | 1 kΩ at 100 MHz (BLM18AG102SH) |
Decoupling capacitors VDDA (3) | 10 nF, 100 nF, 1 μF, 10 μF |
(Optional) ferrite bead for VDDA | 1 kΩ at 100 MHz (BLM18AG102SH) |
DC Blocking Capacitors (3) | 0.1 μF |
Common-Mode Choke | 200 μH |
Common Mode Termination Resistors(1) | 1 kΩ |
MDI Coupling Capacitor (3) | 4.7 nF |
ESD Shunt(3) | 100 kΩ |
(Optional) MDI Low-Pass Filter(2) | 120 nH (L1 and L2), 47 pF (C3 and C4), 22 pF (C1 and C2), 27 Ω (R1 and R2) |
Reference Clock | 25 MHz |