SPRS968F August 2016 – November 2019 DRA790 , DRA791 , DRA793 , DRA797
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
The Device includes 1 Video Input Port (VIP).
Table 5-30, Figure 5-20 and Figure 5-21 present timings and switching characteristics of the VIP.
CAUTION
The I/O timings provided in this section are valid only for VIN1 and VIN2 if signals within a single IOSET are used. The IOSETs are defined in Table 5-31.
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
V1 | tc(CLK) | Cycle time, vinx_clki (3)(5) | 6.06 (2) | ns | |
V2 | tw(CLKH) | Pulse duration, vinx_clki high (3)(5) | 0.45 × P (2) | ns | |
V3 | tw(CLKL) | Pulse duration, vinx_clki low (3)(5) | 0.45 × P (2) | ns | |
V4 | tsu(CTL/DATA-CLK) | Input setup time, Control (vinx_dei, vinx_vsynci, vinx_fldi, vinx_hsynci) and Data (vinx_dn) valid to vinx_clki transition (3)(4)(5) | 3.11 (2) | ns | |
V6 | th(CLK-CTL/DATA) | Input hold time, Control (vinx_dei, vinx_vsynci, vinx_fldi, vinx_hsynci) and Data (vinx_dn) valid from vinx_clki transition (3)(4)(5) | -0.05 (2) | ns |
In Table 5-31 and Table 5-32 are presented the specific groupings of signals (IOSET) for use with vin1 and vin2.
SIGNALS | IOSET2 | IOSET6(1) | IOSET7(1) | IOSET8 | IOSET9 | IOSET10 | ||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|
BALL | MUX | BALL | MUX | BALL | MUX | BALL | MUX | BALL | MUX | BALL | MUX | |
vin1a | ||||||||||||
vin1a_clk0 | G3 | 2 | Y5 | 9 | J24 | 7 | J24 | 7 | ||||
vin1a_hsync0 | K4 | 2 | AA4 | 9 | B14 | 7 | B14 | 7 | ||||
vin1a_vsync0 | H1 | 2 | AB1 | 9 | D14 | 7 | D14 | 7 | ||||
vin1a_fld0 | L3 | 2 | C16 | 7 | C16 | 7 | ||||||
vin1a_de0 | J2 | 2 | Y6 | 9 | C17 | 7 | C17 | 7 | ||||
vin1a_d0 | F1 | 2 | AA1 | 9 | J25 | 7 | B23 | 7 | ||||
vin1a_d1 | E2 | 2 | Y3 | 9 | B22 | 7 | B22 | 7 | ||||
vin1a_d2 | E1 | 2 | W2 | 9 | A23 | 7 | A23 | 7 | ||||
vin1a_d3 | C1 | 2 | AA3 | 9 | A22 | 7 | A22 | 7 | ||||
vin1a_d4 | D1 | 2 | AA2 | 9 | B21 | 7 | B21 | 7 | ||||
vin1a_d5 | D2 | 2 | Y4 | 9 | A21 | 7 | A21 | 7 | ||||
vin1a_d6 | B1 | 2 | Y1 | 9 | D19 | 7 | D19 | 7 | ||||
vin1a_d7 | B2 | 2 | Y2 | 9 | E19 | 7 | E19 | 7 | ||||
vin1a_d8 | C2 | 2 | F16 | 7 | F16 | 7 | ||||||
vin1a_d9 | D3 | 2 | E16 | 7 | E16 | 7 | ||||||
vin1a_d10 | A2 | 2 | E17 | 7 | E17 | 7 | ||||||
vin1a_d11 | B3 | 2 | A19 | 7 | A19 | 7 | ||||||
vin1a_d12 | C3 | 2 | B18 | 7 | B18 | 7 | ||||||
vin1a_d13 | C4 | 2 | B16 | 7 | B16 | 7 | ||||||
vin1a_d14 | A3 | 2 | B17 | 7 | B17 | 7 | ||||||
vin1a_d15 | B4 | 2 | A18 | 7 | A18 | 7 | ||||||
vin1a_d16 | M1 | 2 | ||||||||||
vin1a_d17 | M2 | 2 | ||||||||||
vin1a_d18 | L2 | 2 | ||||||||||
vin1a_d19 | L1 | 2 | ||||||||||
vin1a_d20 | K3 | 2 | ||||||||||
vin1a_d21 | K2 | 2 | ||||||||||
vin1a_d22 | J1 | 2 | ||||||||||
vin1a_d23 | K1 | 2 | ||||||||||
vin1b | ||||||||||||
vin1b_clk1 | L5 | 5 | J2 | 6 | ||||||||
vin1b_hsync1 | P3 | 5 | K4 | 6 | ||||||||
vin1b_vsync1 | R2 | 5 | H1 | 6 | ||||||||
vin1b_fld1 | N4 | 5 | G1 | 6 | ||||||||
vin1b_de1 | P4 | 5 | L3 | 6 | ||||||||
vin1b_d0 | L6 | 5 | M1 | 6 | ||||||||
vin1b_d1 | N5 | 5 | M2 | 6 | ||||||||
vin1b_d2 | N6 | 5 | L2 | 6 | ||||||||
vin1b_d3 | T4 | 5 | L1 | 6 | ||||||||
vin1b_d4 | T5 | 5 | K3 | 6 | ||||||||
vin1b_d5 | N2 | 5 | K2 | 6 | ||||||||
vin1b_d6 | P2 | 5 | J1 | 6 | ||||||||
vin1b_d7 | N1 | 5 | K1 | 6 |
SIGNALS | IOSET1 | IOSET2 | IOSET4 | IOSET5 | IOSET6 | IOSET7(1) | IOSET8(1) | IOSET9(1) | ||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
BALL | MUX | BALL | MUX | BALL | MUX | BALL | MUX | BALL | MUX | BALL | MUX | BALL | MUX | BALL | MUX | |
vin2a | ||||||||||||||||
vin2a_clk0 | D8 | 0 | D8 | 0 | L5 | 4 | ||||||||||
vin2a_hsync0 | E8 | 0 | E8 | 0 | P3 | 4 | ||||||||||
vin2a_vsync0 | B8 | 0 | B8 | 0 | R2 | 4 | ||||||||||
vin2a_fld0 | C7 | 0 | B7 | 1 | N4 | 4 | ||||||||||
vin2a_de0 | B7 | 0 | P4 | 4 | ||||||||||||
vin2a_d0 | C8 | 0 | C8 | 0 | L6 | 4 | ||||||||||
vin2a_d1 | B9 | 0 | B9 | 0 | N5 | 4 | ||||||||||
vin2a_d2 | A7 | 0 | A7 | 0 | N6 | 4 | ||||||||||
vin2a_d3 | A9 | 0 | A9 | 0 | T4 | 4 | ||||||||||
vin2a_d4 | A8 | 0 | A8 | 0 | T5 | 4 | ||||||||||
vin2a_d5 | A11 | 0 | A11 | 0 | N2 | 4 | ||||||||||
vin2a_d6 | F10 | 0 | F10 | 0 | P2 | 4 | ||||||||||
vin2a_d7 | A10 | 0 | A10 | 0 | N1 | 4 | ||||||||||
vin2a_d8 | B10 | 0 | B10 | 0 | P1 | 4 | ||||||||||
vin2a_d9 | E10 | 0 | E10 | 0 | N3 | 4 | ||||||||||
vin2a_d10 | D10 | 0 | D10 | 0 | R1 | 4 | ||||||||||
vin2a_d11 | C10 | 0 | C10 | 0 | P5 | 4 | ||||||||||
vin2a_d12 | B11 | 0 | B11 | 0 | ||||||||||||
vin2a_d13 | D11 | 0 | D11 | 0 | ||||||||||||
vin2a_d14 | C11 | 0 | C11 | 0 | ||||||||||||
vin2a_d15 | B12 | 0 | B12 | 0 | ||||||||||||
vin2a_d16 | A12 | 0 | A12 | 0 | ||||||||||||
vin2a_d17 | A13 | 0 | A13 | 0 | ||||||||||||
vin2a_d18 | E11 | 0 | E11 | 0 | ||||||||||||
vin2a_d19 | F11 | 0 | F11 | 0 | ||||||||||||
vin2a_d20 | B13 | 0 | B13 | 0 | ||||||||||||
vin2a_d21 | E13 | 0 | E13 | 0 | ||||||||||||
vin2a_d22 | C13 | 0 | C13 | 0 | ||||||||||||
vin2a_d23 | D13 | 0 | D13 | 0 | ||||||||||||
vin2b | ||||||||||||||||
vin2b_clk1 | L4 | 6 | H6 | 4 | C7 | 2 | C7 | 2 | AB1 | 4 | ||||||
vin2b_hsync1 | B6 | 6 | B6 | 6 | E8 | 3 | E8 | 3 | Y5 | 4 | ||||||
vin2b_vsync1 | A6 | 6 | A6 | 6 | B8 | 3 | B8 | 3 | Y6 | 4 | ||||||
vin2b_fld1 | H6 | 6 | B7 | 2 | ||||||||||||
vin2b_de1 | H2 | 6 | H2 | 6 | B7 | 3 | AA4 | 4 | ||||||||
vin2b_d0 | A4 | 6 | A4 | 6 | D13 | 2 | D13 | 2 | AA1 | 4 | ||||||
vin2b_d1 | E7 | 6 | E7 | 6 | C13 | 2 | C13 | 2 | Y3 | 4 | ||||||
vin2b_d2 | D6 | 6 | D6 | 6 | E13 | 2 | E13 | 2 | W2 | 4 | ||||||
vin2b_d3 | C5 | 6 | C5 | 6 | B13 | 2 | B13 | 2 | AA3 | 4 | ||||||
vin2b_d4 | B5 | 6 | B5 | 6 | F11 | 2 | F11 | 2 | AA2 | 4 | ||||||
vin2b_d5 | D7 | 6 | D7 | 6 | E11 | 2 | E11 | 2 | Y4 | 4 | ||||||
vin2b_d6 | C6 | 6 | C6 | 6 | A13 | 2 | A13 | 2 | Y1 | 4 | ||||||
vin2b_d7 | A5 | 6 | A5 | 6 | A12 | 2 | A12 | 2 | Y2 | 4 |
NOTE
To configure the desired Manual IO Timing Mode the user must follow the steps described in section "Manual IO Timing Modes" of the Device TRM.
The associated registers to configure are listed in the CFG REGISTER column. For more information please see the Control Module Chapter in the Device TRM.
Manual IO Timings Modes must be used to ensure some IO timings for VIP1. See Table 5-29Modes Summary for a list of IO timings requiring the use of Manual IO Timings Modes. See Table 5-33Manual Functions Mapping for VIN2A (IOSET4/5/6) for a definition of the Manual modes.
Table 5-33 lists the A_DELAY and G_DELAY values needed to calculate the correct values to be set in the CFG_x registers.
BALL | BALL NAME | VIP_MANUAL3 | VIP_MANUAL5 | CFG REGISTER | MUXMODE | ||||
---|---|---|---|---|---|---|---|---|---|
A_DELAY (ps) | G_DELAY (ps) | A_DELAY (ps) | G_DELAY (ps) | 0 | 1 | 4 | |||
P5 | RMII_MHZ_50_CLK | 2616 | 1379 | 2798 | 1294 | CFG_RMII_MHZ_50_CLK_IN | - | - | vin2a_d11 |
L6 | mdio_d | 2558 | 1105 | 2790 | 954 | CFG_MDIO_D_IN | - | - | vin2a_d0 |
L5 | mdio_mclk | 998 | 463 | 1029 | 431 | CFG_MDIO_MCLK_IN | - | - | vin2a_clk0 |
N2 | rgmii0_rxc | 2658 | 862 | 2896 | 651 | CFG_RGMII0_RXC_IN | - | - | vin2a_d5 |
P2 | rgmii0_rxctl | 2658 | 1628 | 2844 | 1518 | CFG_RGMII0_RXCTL_IN | - | - | vin2a_d6 |
N4 | rgmii0_rxd0 | 2638 | 1123 | 2856 | 888 | CFG_RGMII0_RXD0_IN | - | - | vin2a_fld0 |
N3 | rgmii0_rxd1 | 2641 | 1737 | 2804 | 1702 | CFG_RGMII0_RXD1_IN | - | - | vin2a_d9 |
P1 | rgmii0_rxd2 | 2641 | 1676 | 2801 | 1652 | CFG_RGMII0_RXD2_IN | - | - | vin2a_d8 |
N1 | rgmii0_rxd3 | 2644 | 1828 | 2807 | 1790 | CFG_RGMII0_RXD3_IN | - | - | vin2a_d7 |
T4 | rgmii0_txc | 2638 | 1454 | 2835 | 1396 | CFG_RGMII0_TXC_IN | - | - | vin2a_d3 |
T5 | rgmii0_txctl | 2672 | 1663 | 2831 | 1640 | CFG_RGMII0_TXCTL_IN | - | - | vin2a_d4 |
R1 | rgmii0_txd0 | 2604 | 1442 | 2764 | 1417 | CFG_RGMII0_TXD0_IN | - | - | vin2a_d10 |
R2 | rgmii0_txd1 | 2683 | 1598 | 2843 | 1600 | CFG_RGMII0_TXD1_IN | - | - | vin2a_vsync0 |
P3 | rgmii0_txd2 | 2563 | 1483 | 2816 | 1344 | CFG_RGMII0_TXD2_IN | - | - | vin2a_hsync0 |
P4 | rgmii0_txd3 | 2717 | 1461 | 2913 | 1310 | CFG_RGMII0_TXD3_IN | - | - | vin2a_de0 |
N5 | uart3_rxd | 2445 | 1145 | 2743 | 923 | CFG_UART3_RXD_IN | - | - | vin2a_d1 |
N6 | uart3_txd | 2650 | 1197 | 2842 | 1080 | CFG_UART3_TXD_IN | - | - | vin2a_d2 |
D8 | vin2a_clk0 | 0 | 0 | 0 | 0 | CFG_VIN2A_CLK0_IN | vin2a_clk0 | - | - |
C8 | vin2a_d0 | 1812 | 102 | 1936 | 0 | CFG_VIN2A_D0_IN | vin2a_d0 | - | - |
B9 | vin2a_d1 | 1701 | 439 | 2229 | 10 | CFG_VIN2A_D1_IN | vin2a_d1 | - | - |
D10 | vin2a_d10 | 1720 | 215 | 2031 | 0 | CFG_VIN2A_D10_IN | vin2a_d10 | - | - |
C10 | vin2a_d11 | 1622 | 0 | 1702 | 0 | CFG_VIN2A_D11_IN | vin2a_d11 | - | - |
B11 | vin2a_d12 | 1350 | 412 | 1819 | 0 | CFG_VIN2A_D12_IN | vin2a_d12 | - | - |
D11 | vin2a_d13 | 1613 | 147 | 1476 | 260 | CFG_VIN2A_D13_IN | vin2a_d13 | - | - |
C11 | vin2a_d14 | 1149 | 516 | 1701 | 0 | CFG_VIN2A_D14_IN | vin2a_d14 | - | - |
B12 | vin2a_d15 | 1530 | 450 | 2021 | 0 | CFG_VIN2A_D15_IN | vin2a_d15 | - | - |
A12 | vin2a_d16 | 1512 | 449 | 2044 | 11 | CFG_VIN2A_D16_IN | vin2a_d16 | - | - |
A13 | vin2a_d17 | 1293 | 488 | 1839 | 5 | CFG_VIN2A_D17_IN | vin2a_d17 | - | - |
E11 | vin2a_d18 | 2140 | 371 | 2494 | 0 | CFG_VIN2A_D18_IN | vin2a_d18 | - | - |
F11 | vin2a_d19 | 2041 | 275 | 1699 | 611 | CFG_VIN2A_D19_IN | vin2a_d19 | - | - |
A7 | vin2a_d2 | 1675 | 35 | 1736 | 0 | CFG_VIN2A_D2_IN | vin2a_d2 | - | - |
B13 | vin2a_d20 | 1972 | 441 | 2412 | 88 | CFG_VIN2A_D20_IN | vin2a_d20 | - | - |
E13 | vin2a_d21 | 1957 | 556 | 2391 | 161 | CFG_VIN2A_D21_IN | vin2a_d21 | - | - |
C13 | vin2a_d22 | 2011 | 433 | 2446 | 102 | CFG_VIN2A_D22_IN | vin2a_d22 | - | - |
D13 | vin2a_d23 | 1962 | 523 | 2395 | 145 | CFG_VIN2A_D23_IN | vin2a_d23 | - | - |
A9 | vin2a_d3 | 1457 | 361 | 1943 | 0 | CFG_VIN2A_D3_IN | vin2a_d3 | - | - |
A8 | vin2a_d4 | 1535 | 0 | 1601 | 0 | CFG_VIN2A_D4_IN | vin2a_d4 | - | - |
A11 | vin2a_d5 | 1676 | 271 | 2052 | 0 | CFG_VIN2A_D5_IN | vin2a_d5 | - | - |
F10 | vin2a_d6 | 1513 | 0 | 1571 | 0 | CFG_VIN2A_D6_IN | vin2a_d6 | - | - |
A10 | vin2a_d7 | 1616 | 141 | 1855 | 0 | CFG_VIN2A_D7_IN | vin2a_d7 | - | - |
B10 | vin2a_d8 | 1286 | 437 | 1224 | 618 | CFG_VIN2A_D8_IN | vin2a_d8 | - | - |
E10 | vin2a_d9 | 1544 | 265 | 1373 | 509 | CFG_VIN2A_D9_IN | vin2a_d9 | - | - |
B7 | vin2a_de0 | 1732 | 208 | 1949 | 0 | CFG_VIN2A_DE0_IN | vin2a_de0 | vin2a_fld0 | - |
C7 | vin2a_fld0 | 1461 | 562 | 1983 | 151 | CFG_VIN2A_FLD0_IN | vin2a_fld0 | - | - |
E8 | vin2a_hsync0 | 1877 | 0 | 1943 | 0 | CFG_VIN2A_HSYNC0_IN | vin2a_hsync0 | - | - |
B8 | vin2a_vsync0 | 1566 | 0 | 1612 | 0 | CFG_VIN2A_VSYNC0_IN | vin2a_vsync0 | - | - |
Manual IO Timings Modes must be used to ensure some IO timings for VIP1. See Table 5-29Modes Summary for a list of IO timings requiring the use of Manual IO Timings Modes. See Table 5-34Manual Functions Mapping for VIN2B (IOSET7/8/9) for a definition of the Manual modes.
Table 5-34 lists the A_DELAY and G_DELAY values needed to calculate the correct values to be set in the CFG_x registers.
BALL | BALL NAME | VIP_MANUAL4 | VIP_MANUAL6 | CFG REGISTER | MUXMODE | ||||
---|---|---|---|---|---|---|---|---|---|
A_DELAY (ps) | G_DELAY (ps) | A_DELAY (ps) | G_DELAY (ps) | 2 | 3 | 4 | |||
Y5 | gpio6_10 | 2829 | 884 | 3009 | 892 | CFG_GPIO6_10_IN | - | - | vin2b_hsync1 |
Y6 | gpio6_11 | 2648 | 1033 | 2890 | 1096 | CFG_GPIO6_11_IN | - | - | vin2b_vsync1 |
Y2 | mmc3_clk | 2794 | 1074 | 2997 | 1089 | CFG_MMC3_CLK_IN | - | - | vin2b_d7 |
Y1 | mmc3_cmd | 2789 | 1162 | 2959 | 1210 | CFG_MMC3_CMD_IN | - | - | vin2b_d6 |
Y4 | mmc3_dat0 | 2689 | 1180 | 2897 | 1269 | CFG_MMC3_DAT0_IN | - | - | vin2b_d5 |
AA2 | mmc3_dat1 | 2605 | 1219 | 2891 | 1219 | CFG_MMC3_DAT1_IN | - | - | vin2b_d4 |
AA3 | mmc3_dat2 | 2616 | 703 | 2947 | 590 | CFG_MMC3_DAT2_IN | - | - | vin2b_d3 |
W2 | mmc3_dat3 | 2760 | 1235 | 2931 | 1342 | CFG_MMC3_DAT3_IN | - | - | vin2b_d2 |
Y3 | mmc3_dat4 | 2757 | 880 | 2979 | 891 | CFG_MMC3_DAT4_IN | - | - | vin2b_d1 |
AA1 | mmc3_dat5 | 2688 | 1177 | 2894 | 1262 | CFG_MMC3_DAT5_IN | - | - | vin2b_d0 |
AA4 | mmc3_dat6 | 2638 | 1165 | 2894 | 1187 | CFG_MMC3_DAT6_IN | - | - | vin2b_de1 |
AB1 | mmc3_dat7 | 995 | 182 | 1202 | 107 | CFG_MMC3_DAT7_IN | - | - | vin2b_clk1 |
A12 | vin2a_d16 | 1423 | 0 | 1739 | 0 | CFG_VIN2A_D16_IN | vin2b_d7 | - | - |
A13 | vin2a_d17 | 1253 | 0 | 1568 | 0 | CFG_VIN2A_D17_IN | vin2b_d6 | - | - |
E11 | vin2a_d18 | 2080 | 0 | 2217 | 0 | CFG_VIN2A_D18_IN | vin2b_d5 | - | - |
F11 | vin2a_d19 | 1849 | 0 | 2029 | 0 | CFG_VIN2A_D19_IN | vin2b_d4 | - | - |
B13 | vin2a_d20 | 1881 | 50 | 2202 | 0 | CFG_VIN2A_D20_IN | vin2b_d3 | - | - |
E13 | vin2a_d21 | 1917 | 167 | 2313 | 0 | CFG_VIN2A_D21_IN | vin2b_d2 | - | - |
C13 | vin2a_d22 | 1955 | 79 | 2334 | 0 | CFG_VIN2A_D22_IN | vin2b_d1 | - | - |
D13 | vin2a_d23 | 1899 | 145 | 2288 | 0 | CFG_VIN2A_D23_IN | vin2b_d0 | - | - |
B7 | vin2a_de0 | 1568 | 261 | 2048 | 0 | CFG_VIN2A_DE0_IN | vin2b_fld1 | vin2b_de1 | - |
C7 | vin2a_fld0 | 0 | 0 | 0 | 0 | CFG_VIN2A_FLD0_IN | vin2b_clk1 | - | - |
E8 | vin2a_hsync0 | 1793 | 0 | 2011 | 0 | CFG_VIN2A_HSYNC0_IN | - | vin2b_hsync1 | - |
B8 | vin2a_vsync0 | 1382 | 0 | 1632 | 0 | CFG_VIN2A_VSYNC0_IN | - | vin2b_vsync1 | - |
Manual IO Timings Modes must be used to ensure some IO timings for VIP1. See Table 5-29Modes Summary for a list of IO timings requiring the use of Manual IO Timings Modes. See Table 5-35Manual Functions Mapping for VIN1A (IOSET2) and VIN2B (IOSET1/10) for a definition of the Manual modes.
Table 5-35 lists the A_DELAY and G_DELAY values needed to calculate the correct values to be set in the CFG_x registers.
BALL | BALL NAME | VIP_MANUAL7 | VIP_MANUAL12 | CFG REGISTER | MUXMODE | |||
---|---|---|---|---|---|---|---|---|
A_DELAY (ps) | G_DELAY (ps) | A_DELAY (ps) | G_DELAY (ps) | 2 | 6 | |||
M1 | gpmc_a0 | 3080 | 1792 | 3376 | 1632 | CFG_GPMC_A0_IN | vin1a_d16 | - |
M2 | gpmc_a1 | 2958 | 1890 | 3249 | 1749 | CFG_GPMC_A1_IN | vin1a_d17 | - |
J2 | gpmc_a10 | 3073 | 1653 | 3388 | 1433 | CFG_GPMC_A10_IN | vin1a_de0 | - |
L3 | gpmc_a11 | 3014 | 1784 | 3290 | 1693 | CFG_GPMC_A11_IN | vin1a_fld0 | - |
A4 | gpmc_a19 | 1385 | 0 | 1246 | 0 | CFG_GPMC_A19_IN | - | vin2b_d0 |
L2 | gpmc_a2 | 3041 | 1960 | 3322 | 1850 | CFG_GPMC_A2_IN | vin1a_d18 | - |
E7 | gpmc_a20 | 859 | 0 | 720 | 0 | CFG_GPMC_A20_IN | - | vin2b_d1 |
D6 | gpmc_a21 | 1465 | 0 | 1334 | 0 | CFG_GPMC_A21_IN | - | vin2b_d2 |
C5 | gpmc_a22 | 1210 | 0 | 1064 | 0 | CFG_GPMC_A22_IN | - | vin2b_d3 |
B5 | gpmc_a23 | 1111 | 0 | 954 | 0 | CFG_GPMC_A23_IN | - | vin2b_d4 |
D7 | gpmc_a24 | 1137 | 0 | 1051 | 0 | CFG_GPMC_A24_IN | - | vin2b_d5 |
C6 | gpmc_a25 | 1402 | 0 | 1283 | 0 | CFG_GPMC_A25_IN | - | vin2b_d6 |
A5 | gpmc_a26 | 1298 | 0 | 1153 | 0 | CFG_GPMC_A26_IN | - | vin2b_d7 |
B6 | gpmc_a27 | 934 | 0 | 870 | 0 | CFG_GPMC_A27_IN | - | vin2b_hsync1 |
L1 | gpmc_a3 | 3019 | 2145 | 3296 | 2050 | CFG_GPMC_A3_IN | vin1a_d19 | - |
K3 | gpmc_a4 | 3063 | 1981 | 3357 | 1829 | CFG_GPMC_A4_IN | vin1a_d20 | - |
K2 | gpmc_a5 | 3021 | 1954 | 3304 | 1840 | CFG_GPMC_A5_IN | vin1a_d21 | - |
J1 | gpmc_a6 | 3062 | 1716 | 3348 | 1592 | CFG_GPMC_A6_IN | vin1a_d22 | - |
K1 | gpmc_a7 | 3260 | 1889 | 3583 | 1631 | CFG_GPMC_A7_IN | vin1a_d23 | - |
K4 | gpmc_a8 | 3033 | 1702 | 3328 | 1547 | CFG_GPMC_A8_IN | vin1a_hsync0 | - |
H1 | gpmc_a9 | 2991 | 1905 | 3281 | 1766 | CFG_GPMC_A9_IN | vin1a_vsync0 | - |
F1 | gpmc_ad0 | 2907 | 1342 | 3181 | 1255 | CFG_GPMC_AD0_IN | vin1a_d0 | - |
E2 | gpmc_ad1 | 2858 | 1321 | 3132 | 1234 | CFG_GPMC_AD1_IN | vin1a_d1 | - |
A2 | gpmc_ad10 | 2920 | 1384 | 3223 | 1204 | CFG_GPMC_AD10_IN | vin1a_d10 | - |
B3 | gpmc_ad11 | 2719 | 1310 | 3019 | 1198 | CFG_GPMC_AD11_IN | vin1a_d11 | - |
C3 | gpmc_ad12 | 2845 | 1135 | 3160 | 917 | CFG_GPMC_AD12_IN | vin1a_d12 | - |
C4 | gpmc_ad13 | 2765 | 1225 | 3045 | 1119 | CFG_GPMC_AD13_IN | vin1a_d13 | - |
A3 | gpmc_ad14 | 2845 | 1150 | 3153 | 952 | CFG_GPMC_AD14_IN | vin1a_d14 | - |
B4 | gpmc_ad15 | 2766 | 1453 | 3044 | 1355 | CFG_GPMC_AD15_IN | vin1a_d15 | - |
E1 | gpmc_ad2 | 2951 | 1296 | 3226 | 1209 | CFG_GPMC_AD2_IN | vin1a_d2 | - |
C1 | gpmc_ad3 | 2825 | 1154 | 3121 | 997 | CFG_GPMC_AD3_IN | vin1a_d3 | - |
D1 | gpmc_ad4 | 2927 | 1245 | 3246 | 1014 | CFG_GPMC_AD4_IN | vin1a_d4 | - |
D2 | gpmc_ad5 | 2923 | 1251 | 3217 | 1098 | CFG_GPMC_AD5_IN | vin1a_d5 | - |
B1 | gpmc_ad6 | 2958 | 1342 | 3238 | 1239 | CFG_GPMC_AD6_IN | vin1a_d6 | - |
B2 | gpmc_ad7 | 2900 | 1244 | 3174 | 1157 | CFG_GPMC_AD7_IN | vin1a_d7 | - |
C2 | gpmc_ad8 | 2845 | 1585 | 3125 | 1482 | CFG_GPMC_AD8_IN | vin1a_d8 | - |
D3 | gpmc_ad9 | 2779 | 1343 | 3086 | 1223 | CFG_GPMC_AD9_IN | vin1a_d9 | - |
H2 | gpmc_ben0 | 1555 | 0 | 1425 | 0 | CFG_GPMC_BEN0_IN | - | vin2b_de1 |
H6 | gpmc_ben1 | 1501 | 0 | 1397 | 0 | CFG_GPMC_BEN1_IN | - | vin2b_fld1 |
L4 | gpmc_clk | 0 | 0 | 0 | 0 | CFG_GPMC_CLK_IN | - | vin2b_clk1 |
A6 | gpmc_cs1 | 1192 | 0 | 1102 | 0 | CFG_GPMC_CS1_IN | - | vin2b_vsync1 |
G3 | gpmc_cs3 | 1324 | 374 | 1466 | 353 | CFG_GPMC_CS3_IN | vin1a_clk0 | - |
Manual IO Timings Modes must be used to ensure some IO timings for VIP1. See Table 5-29Modes Summary for a list of IO timings requiring the use of Manual IO Timings Modes. See Table 5-36Manual Functions Mapping for VIN1B (IOSET6/7) for a definition of the Manual modes.
Table 5-36 lists the A_DELAY and G_DELAY values needed to calculate the correct values to be set in the CFG_x registers.
BALL | BALL NAME | VIP_MANUAL9 | VIP_MANUAL14 | CFG REGISTER | MUXMODE | |||
---|---|---|---|---|---|---|---|---|
A_DELAY (ps) | G_DELAY (ps) | A_DELAY (ps) | G_DELAY (ps) | 5 | 6 | |||
M1 | gpmc_a0 | 1873 | 702 | 2202 | 441 | CFG_GPMC_A0_IN | - | vin1b_d0 |
M2 | gpmc_a1 | 1629 | 772 | 2057 | 413 | CFG_GPMC_A1_IN | - | vin1b_d1 |
J2 | gpmc_a10 | 0 | 0 | 0 | 0 | CFG_GPMC_A10_IN | - | vin1b_clk1 |
L3 | gpmc_a11 | 1851 | 1011 | 2126 | 856 | CFG_GPMC_A11_IN | - | vin1b_de1 |
G1 | gpmc_a12 | 2009 | 601 | 2289 | 327 | CFG_GPMC_A12_IN | - | vin1b_fld1 |
L2 | gpmc_a2 | 1734 | 898 | 2131 | 573 | CFG_GPMC_A2_IN | - | vin1b_d2 |
L1 | gpmc_a3 | 1757 | 1076 | 2106 | 812 | CFG_GPMC_A3_IN | - | vin1b_d3 |
K3 | gpmc_a4 | 1794 | 893 | 2164 | 559 | CFG_GPMC_A4_IN | - | vin1b_d4 |
K2 | gpmc_a5 | 1726 | 853 | 2120 | 523 | CFG_GPMC_A5_IN | - | vin1b_d5 |
J1 | gpmc_a6 | 1792 | 612 | 2153 | 338 | CFG_GPMC_A6_IN | - | vin1b_d6 |
K1 | gpmc_a7 | 2117 | 610 | 2389 | 304 | CFG_GPMC_A7_IN | - | vin1b_d7 |
K4 | gpmc_a8 | 1758 | 653 | 2140 | 308 | CFG_GPMC_A8_IN | - | vin1b_hsync1 |
H1 | gpmc_a9 | 1705 | 899 | 2067 | 646 | CFG_GPMC_A9_IN | - | vin1b_vsync1 |
L6 | mdio_d | 1945 | 671 | 2265 | 414 | CFG_MDIO_D_IN | vin1b_d0 | - |
L5 | mdio_mclk | 255 | 119 | 337 | 0 | CFG_MDIO_MCLK_IN | vin1b_clk1 | - |
N2 | rgmii0_rxc | 2057 | 909 | 2341 | 646 | CFG_RGMII0_RXC_IN | vin1b_d5 | - |
P2 | rgmii0_rxctl | 2121 | 1139 | 2323 | 988 | CFG_RGMII0_RXCTL_IN | vin1b_d6 | - |
N4 | rgmii0_rxd0 | 2070 | 655 | 2336 | 340 | CFG_RGMII0_RXD0_IN | vin1b_fld1 | - |
N1 | rgmii0_rxd3 | 2092 | 1357 | 2306 | 1216 | CFG_RGMII0_RXD3_IN | vin1b_d7 | - |
T4 | rgmii0_txc | 2088 | 1205 | 2328 | 1079 | CFG_RGMII0_TXC_IN | vin1b_d3 | - |
T5 | rgmii0_txctl | 2143 | 1383 | 2312 | 1311 | CFG_RGMII0_TXCTL_IN | vin1b_d4 | - |
R2 | rgmii0_txd1 | 2078 | 1189 | 2324 | 1065 | CFG_RGMII0_TXD1_IN | vin1b_vsync1 | - |
P3 | rgmii0_txd2 | 1928 | 1125 | 2306 | 763 | CFG_RGMII0_TXD2_IN | vin1b_hsync1 | - |
P4 | rgmii0_txd3 | 2255 | 971 | 2401 | 846 | CFG_RGMII0_TXD3_IN | vin1b_de1 | - |
N5 | uart3_rxd | 1829 | 747 | 2220 | 400 | CFG_UART3_RXD_IN | vin1b_d1 | - |
N6 | uart3_txd | 2030 | 837 | 2324 | 568 | CFG_UART3_TXD_IN | vin1b_d2 | - |
Manual IO Timings Modes must be used to ensure some IO timings for VIP1. See Table 5-29Modes Summary for a list of IO timings requiring the use of Manual IO Timings Modes. See Table 5-37Manual Functions Mapping for VIN2B (IOSET2/11) for a definition of the Manual modes.
Table 5-37 lists the A_DELAY and G_DELAY values needed to calculate the correct values to be set in the CFG_x registers.
BALL | BALL NAME | VIP_MANUAL10 | VIP_MANUAL11 | CFG REGISTER | MUXMODE | |||
---|---|---|---|---|---|---|---|---|
A_DELAY (ps) | G_DELAY (ps) | A_DELAY (ps) | G_DELAY (ps) | 4 | 6 | |||
A4 | gpmc_a19 | 1600 | 943 | 2023 | 477 | CFG_GPMC_A19_IN | - | vin2b_d0 |
E7 | gpmc_a20 | 1440 | 621 | 1875 | 136 | CFG_GPMC_A20_IN | - | vin2b_d1 |
D6 | gpmc_a21 | 1602 | 1066 | 2021 | 604 | CFG_GPMC_A21_IN | - | vin2b_d2 |
C5 | gpmc_a22 | 1395 | 983 | 1822 | 519 | CFG_GPMC_A22_IN | - | vin2b_d3 |
B5 | gpmc_a23 | 1571 | 716 | 2045 | 200 | CFG_GPMC_A23_IN | - | vin2b_d4 |
D7 | gpmc_a24 | 1463 | 832 | 1893 | 396 | CFG_GPMC_A24_IN | - | vin2b_d5 |
C6 | gpmc_a25 | 1426 | 1166 | 1842 | 732 | CFG_GPMC_A25_IN | - | vin2b_d6 |
A5 | gpmc_a26 | 1362 | 1094 | 1797 | 584 | CFG_GPMC_A26_IN | - | vin2b_d7 |
B6 | gpmc_a27 | 1283 | 809 | 1760 | 338 | CFG_GPMC_A27_IN | - | vin2b_hsync1 |
H2 | gpmc_ben0 | 1978 | 780 | 2327 | 389 | CFG_GPMC_BEN0_IN | - | vin2b_de1 |
H6 | gpmc_ben1 | 0 | 0 | 0 | 0 | CFG_GPMC_BEN1_IN | vin2b_clk1 | - |
A6 | gpmc_cs1 | 1411 | 982 | 1857 | 536 | CFG_GPMC_CS1_IN | - | vin2b_vsync1 |
Manual IO Timings Modes must be used to ensure some IO timings for VIP1. See Table 5-29Modes Summary for a list of IO timings requiring the use of Manual IO Timings Modes. See Table 5-38Manual Functions Mapping for VIN1A (IOSET8/9/10) for a definition of the Manual modes.
Table 5-38 lists the A_DELAY and G_DELAY values needed to calculate the correct values to be set in the CFG_x registers.
BALL | BALL NAME | VIP_MANUAL15 | VIP_MANUAL16 | CFG REGISTER | MUXMODE | |||
---|---|---|---|---|---|---|---|---|
A_DELAY (ps) | G_DELAY (ps) | A_DELAY (ps) | G_DELAY (ps) | 7 | 9 | |||
Y5 | gpio6_10 | 2131 | 2198 | 2170 | 2180 | CFG_GPIO6_10_IN | - | vin1a_clk0 |
Y6 | gpio6_11 | 3720 | 2732 | 4106 | 2448 | CFG_GPIO6_11_IN | - | vin1a_de0 |
C16 | mcasp1_aclkx | 2447 | 0 | 3042 | 0 | CFG_MCASP1_ACLKX_IN | vin1a_fld0 | - |
D14 | mcasp1_axr0 | 3061 | 0 | 3380 | 292 | CFG_MCASP1_AXR0_IN | vin1a_vsync0 | - |
B14 | mcasp1_axr1 | 3113 | 0 | 3396 | 304 | CFG_MCASP1_AXR1_IN | vin1a_hsync0 | - |
B16 | mcasp1_axr10 | 2803 | 0 | 3362 | 0 | CFG_MCASP1_AXR10_IN | vin1a_d13 | - |
B18 | mcasp1_axr11 | 3292 | 0 | 3357 | 546 | CFG_MCASP1_AXR11_IN | vin1a_d12 | - |
A19 | mcasp1_axr12 | 2854 | 0 | 3145 | 320 | CFG_MCASP1_AXR12_IN | vin1a_d11 | - |
E17 | mcasp1_axr13 | 2813 | 0 | 3229 | 196 | CFG_MCASP1_AXR13_IN | vin1a_d10 | - |
E16 | mcasp1_axr14 | 2471 | 0 | 3053 | 0 | CFG_MCASP1_AXR14_IN | vin1a_d9 | - |
F16 | mcasp1_axr15 | 2815 | 0 | 3225 | 201 | CFG_MCASP1_AXR15_IN | vin1a_d8 | - |
A18 | mcasp1_axr8 | 2965 | 0 | 3427 | 83 | CFG_MCASP1_AXR8_IN | vin1a_d15 | - |
B17 | mcasp1_axr9 | 3082 | 0 | 3253 | 440 | CFG_MCASP1_AXR9_IN | vin1a_d14 | - |
C17 | mcasp1_fsx | 2898 | 0 | 3368 | 139 | CFG_MCASP1_FSX_IN | vin1a_de0 | - |
E19 | mcasp2_aclkx | 2413 | 0 | 2972 | 0 | CFG_MCASP2_ACLKX_IN | vin1a_d7 | - |
A21 | mcasp2_axr2 | 2478 | 0 | 3062 | 0 | CFG_MCASP2_AXR2_IN | vin1a_d5 | - |
B21 | mcasp2_axr3 | 2806 | 0 | 3175 | 242 | CFG_MCASP2_AXR3_IN | vin1a_d4 | - |
D19 | mcasp2_fsx | 2861 | 78 | 2936 | 599 | CFG_MCASP2_FSX_IN | vin1a_d6 | - |
A22 | mcasp3_aclkx | 1583 | 0 | 1878 | 0 | CFG_MCASP3_ACLKX_IN | vin1a_d3 | - |
B22 | mcasp3_axr0 | 2873 | 0 | 3109 | 375 | CFG_MCASP3_AXR0_IN | vin1a_d1 | - |
B23 | mcasp3_axr1 | 1625 | 1400 | 2072 | 1023 | CFG_MCASP3_AXR1_IN | vin1a_d0 | - |
A23 | mcasp3_fsx | 2792 | 0 | 3146 | 257 | CFG_MCASP3_FSX_IN | vin1a_d2 | - |
Y2 | mmc3_clk | 3907 | 2744 | 4260 | 2450 | CFG_MMC3_CLK_IN | - | vin1a_d7 |
Y1 | mmc3_cmd | 3892 | 2768 | 4242 | 2470 | CFG_MMC3_CMD_IN | - | vin1a_d6 |
Y4 | mmc3_dat0 | 3786 | 2765 | 4156 | 2522 | CFG_MMC3_DAT0_IN | - | vin1a_d5 |
AA2 | mmc3_dat1 | 3673 | 2961 | 4053 | 2667 | CFG_MMC3_DAT1_IN | - | vin1a_d4 |
AA3 | mmc3_dat2 | 3818 | 2447 | 4209 | 2096 | CFG_MMC3_DAT2_IN | - | vin1a_d3 |
W2 | mmc3_dat3 | 3902 | 2903 | 4259 | 2672 | CFG_MMC3_DAT3_IN | - | vin1a_d2 |
Y3 | mmc3_dat4 | 3905 | 2622 | 4259 | 2342 | CFG_MMC3_DAT4_IN | - | vin1a_d1 |
AA1 | mmc3_dat5 | 3807 | 2824 | 4167 | 2595 | CFG_MMC3_DAT5_IN | - | vin1a_d0 |
AA4 | mmc3_dat6 | 3724 | 2818 | 4123 | 2491 | CFG_MMC3_DAT6_IN | - | vin1a_hsync0 |
AB1 | mmc3_dat7 | 3775 | 2481 | 4159 | 2161 | CFG_MMC3_DAT7_IN | - | vin1a_vsync0 |
J25 | xref_clk0 | 1971 | 0 | 2472 | 0 | CFG_XREF_CLK0_IN | vin1a_d0 | - |
J24 | xref_clk1 | 0 | 192 | 0 | 603 | CFG_XREF_CLK1_IN | vin1a_clk0 | - |