SLVSD12D May 2015 – July 2019 DRV8305-Q1
PRODUCTION DATA.
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
tSPI_READY | SPI read after power on | PVDD > VPVDD_UVLO1 | 5 | 10 | ms | |
tCLK | Minimum SPI clock period | 100 | ns | |||
tCLKH | Clock high time | 40 | ns | |||
tCLKL | Clock low time | 40 | ns | |||
tSU_SDI | SDI input data setup time | 20 | ns | |||
tHD_SDI | SDI input data hold time | 30 | ns | |||
tD_SDO | SDO output data delay time, CLK high to SDO valid | CL = 20 pF | 20 | ns | ||
tHD_SDO | SDO output hold time | 40 | ns | |||
tSU_SCS | SCS setup time | 50 | ns | |||
tHD_SCS | SCS hold time | 50 | ns | |||
tHI_SCS | SCS minimum high time before SCS active low | 400 | ns | |||
tACC | SCS access time, SCS low to SDO out of high impedance | 10 | ns | |||
tDIS | SCS disable time, SCS high to SDO high impedance | 10 | ns |