SLVSHB1A March 2023 – November 2024 DRV8329-Q1
PRODUCTION DATA
The DRV8329-Q1 is protected against PVDD undervoltage, AVDD power-on reset, bootstrap undervoltage, GVDD undervoltage, MOSFET VDS and VSENSE overcurrent events.
FAULT | CONDITION | CONFIGURATION | REPORT | GATE DRIVER | LOGIC | RECOVERY |
---|---|---|---|---|---|---|
PVDD undervoltage (PVDD_UV) | VPVDD < VPVDD_UV | - | nFAULT | Disabled1 | Disabled | Automatic: VPVDD > VPVDD_UV |
AVDD POR (AVDD_POR) | VAVDD < VAVDD_POR | - | nFAULT | Disabled1 | Disabled | Automatic: VAVDD > VAVDD_POR |
GVDD undervoltage (GVDD_UV) | VGVDD < VGVDD_UV | - | nFAULT | Pulled Low 2 | Active | Latched: nSLEEP Reset Pulse |
BSTx undervoltage (BST_UV) | VBSTx - VSHx < VBST_UV and INHx = High | - | nFAULT | Pulled Low 2 | Active | Latched: nSLEEP Reset Pulse |
VDS overcurrent (VDS_OCP) | VDS > VDS_LVL | 0.1V < VVDSLVL < 2.5V | nFAULT | Pulled Low 2 | Active | Latched: nSLEEP Reset Pulse |
VDSLVL pin 100kΩ tied to GVDD | None | Active | Active | No action | ||
VSENSE overcurrent (SEN_OCP) | VSP > VSENSE_LVL | - | nFAULT | Pulled Low 2 | Active | Latched: nSLEEP Reset Pulse |
VDSLVL pin 100kΩ tied to GVDD | None | Active | Active | No action | ||
Thermal shutdown (OTSD) | TJ > TOTSD | - | nFAULT | Pulled Low 2 | Active | Latched: nSLEEP Reset Pulse |