SLVSHB1A March 2023 – November 2024 DRV8329-Q1
PRODUCTION DATA
When the nSLEEP pin is high and the VPVDD voltage is greater than the VPVDD_UV voltage, the device goes to operating mode. The tWAKE time must elapse before the device is ready for inputs. In this mode the GVDD regulator and AVDD regulator are active.