SLOSE51A June   2020  – December 2020 DRV8428E

ADVANCE INFORMATION  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configuration and Functions
    1. 5.1 Pin Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
      1. 6.5.1 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagrams
    3. 7.3 Feature Description
      1. 7.3.1 PWM Motor Drivers
      2. 7.3.2 Bridge Control
      3. 7.3.3 Current Regulation, Off-time and Decay Modes
        1. 7.3.3.1 Mixed Decay
        2. 7.3.3.2 Smart tune Dynamic Decay
        3. 7.3.3.3 Smart tune Ripple Control
        4. 7.3.3.4 Blanking time
      4. 7.3.4 Linear Voltage Regulators
      5. 7.3.5 Logic and Seven-Level Pin Diagrams
      6. 7.3.6 Protection Circuits
        1. 7.3.6.1 VM Undervoltage Lockout (UVLO)
        2. 7.3.6.2 Overcurrent Protection (OCP)
        3. 7.3.6.3 Thermal Shutdown (OTSD)
        4. 7.3.6.4 Fault Condition Summary
    4. 7.4 Device Functional Modes
      1. 7.4.1 Sleep Mode (nSLEEP = 0)
      2. 7.4.2 Operating Mode (nSLEEP = 1)
      3. 7.4.3 Functional Modes Summary
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1 Current Regulation
        2. 8.2.2.2 Power Dissipation and Thermal Calculation
          1. 8.2.2.2.1 Application Curves
    3. 8.3 Alternate Application
      1. 8.3.1 Design Requirements
      2. 8.3.2 Detailed Design Procedure
        1. 8.3.2.1 Current Regulation
          1. 8.3.2.1.1 Stepper Motor Speed
            1. 8.3.2.1.1.1 Decay Modes
  9. Power Supply Recommendations
    1. 9.1 Bulk Capacitance
  10. 10Layout
    1. 10.1 Layout Guidelines
      1. 10.1.1 Layout Example
  11. 11Device and Documentation Support
    1. 11.1 Related Links
    2. 11.2 Receiving Notification of Documentation Updates
    3. 11.3 Community Resources
    4. 11.4 Trademarks
  12. 12Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Bridge Control

The DRV8428E is controlled using a PH/EN interface. Table 7-2 gives the full H-bridge state. Note that this table does not take into account the current control built into the DRV8428E. Positive current is defined in the direction of xOUT1 to xOUT2.

Table 7-2 DRV8428E (PH/EN) Control Interface
nSLEEPxENxPHxOUT1xOUT2DESCRIPTION
0XXHi-ZHi-ZSleep mode; H-bridge disabled Hi-Z
10XHi-ZHi-ZH-bridge disabled Hi-Z
110LHReverse (current xOUT2 to xOUT1)
111HLForward (current xOUT1 to xOUT2)

The DRV8428P is controlled using a PWM interface. Table 7-3 gives the full H-bridge state. Note that this table does not take into account the current control built into the DRV8428P. Positive current is defined in the direction of xOUT1 to xOUT2.

Table 7-3 DRV8428P (PWM) Control Interface
nSLEEPxIN1xIN2xOUT1xOUT2DESCRIPTION
0XXHi-ZHi-ZSleep mode; H-bridge disabled Hi-Z
100LLBrake; low-side slow decay
101LHReverse (current xOUT2 to xOUT1)
110HLForward (current xOUT1 to xOUT2)
111HHBrake; high-side slow decay