SLOSE51A June 2020 – December 2020 DRV8428E
ADVANCE INFORMATION
The DRV8428E is controlled using a PH/EN interface. Table 7-2 gives the full H-bridge state. Note that this table does not take into account the current control built into the DRV8428E. Positive current is defined in the direction of xOUT1 to xOUT2.
nSLEEP | xEN | xPH | xOUT1 | xOUT2 | DESCRIPTION |
---|---|---|---|---|---|
0 | X | X | Hi-Z | Hi-Z | Sleep mode; H-bridge disabled Hi-Z |
1 | 0 | X | Hi-Z | Hi-Z | H-bridge disabled Hi-Z |
1 | 1 | 0 | L | H | Reverse (current xOUT2 to xOUT1) |
1 | 1 | 1 | H | L | Forward (current xOUT1 to xOUT2) |
The DRV8428P is controlled using a PWM interface. Table 7-3 gives the full H-bridge state. Note that this table does not take into account the current control built into the DRV8428P. Positive current is defined in the direction of xOUT1 to xOUT2.
nSLEEP | xIN1 | xIN2 | xOUT1 | xOUT2 | DESCRIPTION |
---|---|---|---|---|---|
0 | X | X | Hi-Z | Hi-Z | Sleep mode; H-bridge disabled Hi-Z |
1 | 0 | 0 | L | L | Brake; low-side slow decay |
1 | 0 | 1 | L | H | Reverse (current xOUT2 to xOUT1) |
1 | 1 | 0 | H | L | Forward (current xOUT1 to xOUT2) |
1 | 1 | 1 | H | H | Brake; high-side slow decay |