SLOSE98A December 2022 – September 2023 DRV8461
PRODUCTION DATA
FAULT status is shown in Figure 7-56 and described in Table 7-36.
Read-only
Return to the Register Maps Table
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FAULT | SPI_ERROR | UVLO | CPUV | OCP | STL | TF | OL |
R-0b | R-0b | R-0b | R-0b | R-0b | R-0b | R-0b | R-0b |
Bit | Field | Type | Default | Description |
---|---|---|---|---|
7 | FAULT | R | 0b | FAULT bit is 1b when device has any fault condition. During normal operation, FAULT bit is 0b. nFAULT pin is pulled down when FAULT bit is 1b. nFAULT pin is released during normal operation. |
6 | SPI_ERROR | R | 0b | Indicates SPI protocol errors, such as more SCLK pulses than are required or SCLK is absent even though nSCS is low. SPI_ERROR becomes 1b in fault and the nFAULT pin is driven low. Normal operation resumes when the protocol error is removed and a clear faults command has been issued either through the CLR_FLT bit or an nSLEEP reset pulse. |
5 | UVLO | R | 0b | When this bit is 1b, it indicates an supply undervoltage lockout fault condition. |
4 | CPUV | R | 0b | When this bit is 1b, it indicates charge pump undervoltage fault condition. |
3 | OCP | R | 0b | When this bit is 1b, it indicates overcurrent fault condition |
2 | STL | R | 0b | When this bit is 1b, it indicates motor stall condition. |
1 | TF | R | 0b | Logic OR of the overtemperature warning (OTW) and overtemperature shutdown (OTSD). When this bit is 1b, it indicates overtemperature fault. |
0 | OL | R | 0b | When this bit is 1b, it indicates open-load fault condition. |