SLOSE98A December 2022 – September 2023 DRV8461
PRODUCTION DATA
CTRL9 is shown in Figure 7-110 and described in Table 7-95.
Read/Write
Return to the Register Maps Table
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EN_OL | OL_MODE | OL_T[1:0] | STEP_EDGE | RES_AUTO[1:0] | EN_AUTO | ||
R/W-0b | R/W-0b | R/W-01b | R/W-0b | R/W-00b | R/W-0b |
Bit | Field | Type | Default | Description |
---|---|---|---|---|
7 | EN_OL | R/W | 0b | Write 1b to enable open load detection. When this bit is 0b, open load detection is disabled. |
6 | OL_MODE | R/W | 0b | 0b = nFAULT is released after latched OL fault is cleared using CLR_FLT bit or nSLEEP reset pulse 1b = nFAULT is released immediately after OL fault condition is removed |
5-4 | OL_T[1:0] | R/W | 01b | Controls the open load fault detection time.
|
3 | STEP_EDGE | R/W | 0b | 0b = Active edge for STEP input is only rising edge 1b = Active edge for STEP input is both rising and falling edges |
2-1 | RES_AUTO[1:0] | R/W | 00b | Controls the microstepping resolution in automatic microstepping mode.
|
0 | EN_AUTO | R/W | 0b | 0b = Automatic microstepping disabled 1b = Automatic microstepping enabled |