SLVSE65C July 2018 – December 2023 DRV8847
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
OCP latch mode is only available in the DRV8847S device. After an OCP event, the corresponding half-bridges, full-bridge, or both bridges (depending on the MODE bits) are disabled and the nFAULT pin is driven low. The OCP and corresponding OCPx bits are latched high in the I2C registers (see the Section 7.6 section). Normal operation continues (motor driver operation and the nFAULT pin is released) when the OCP condition is removed and a clear faults command is issued through the CLR_FLT bit.