SNLS401C
February 2012 – September 2018
DS90C187
PRODUCTION DATA.
1
Features
2
Applications
3
Description
Device Images
Typical Application
Typical Application
4
Revision History
5
Description (continued)
6
Pin Configuration and Functions
DS90C187 Pin Descriptions — Serializer
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
Electrical Characteristics
7.6
Recommended Input Characteristics
7.7
Switching Characteristics
7.8
AC Timing Diagrams
7.9
Typical Characteristics
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagrams
8.3
Device Functional Modes
8.3.1
Device Configuration
8.3.2
Single Pixel Input / Single Pixel Output
8.3.3
Single Pixel Input / Dual Pixel Output
8.3.4
Dual Pixel Input / Dual Pixel Output
8.3.5
Pixel Clock Edge Select (RFB)
8.3.6
Power Management
8.3.7
Sleep Mode (PDB)
8.3.8
LVDS Outputs
8.3.9
18 bit / 24 bit Color Mode (18B)
8.3.10
LVCMOS Inputs
8.4
Programming
8.4.1
LVDS Interface / TFT Color Data Recommended Mapping
8.4.1.1
Color Mapping Information
9
Application and Implementation
9.1
Application Information
9.2
Typical Application
9.2.1
Design Requirements
9.2.2
Detailed Design Procedure
9.2.2.1
LVDS Interconnect Guidelines
9.2.3
Application Curves
10
Power Supply Recommendations
10.1
Power Up Sequence
10.2
Power Supply Filtering
11
Layout
11.1
Layout Guidelines
11.2
Layout Example
12
Device and Documentation Support
12.1
Documentation Support
12.1.1
Related Documentation
12.2
Receiving Notification of Documentation Updates
12.3
Community Resources
12.4
Trademarks
12.5
Electrostatic Discharge Caution
12.6
Glossary
13
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
NLA|92
MPQS041
Thermal pad, mechanical data (Package|Pins)
Orderable Information
snls401c_oa
snls401c_pm
1
Features
100 mW
Typical Power Consumption at 185 MHz (SIDO Mode)
Drives QXGA and WQXGA Class Displays
Three
Operating Modes:
Single Pixel In, Single Pixel Out (SISO): 105 MHz Maximum
Single Pixel In, Dual Pixel Out (SIDO): 185 MHz Maximum
Dual Pixel In, Dual Pixel Out (DIDO): 105MHz
Supports 24-Bit RGB
, 48-Bit RGB
Optional low Power Mode Supports 18-Bit RGB, 36-Bit RGB
Supports 3D+C, 4D+C, 6D+C, 6D+2C, 8D+C, and 8D+2C LVDS Configurations
Compatible With FPD-Link
Deserializers
Operates Off a Single 1.8-V Supply
Interfaces Directly With 1.8-V LVCMOS
Less Than
1 mW
Power Consumption in Sleep Mode
Spread Spectrum Clock Compatible
Small 7-mm × 7-mm × 0.9-mm 92-Pin Dual Row VQFN Package