SNLS401C February 2012 – September 2018 DS90C187
PRODUCTION DATA.
PARAMETER | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|
TSTC | INn_x Setup to IN_CLK | See Figure 6 | 0 | ns | ||
THTC | INn_x Hold from IN_CLK | See Figure 6 | 2.5 | ns | ||
LLHT | LVDS Low-to-High Transition Time
Figure 4(1) |
0.18 | 0.5 | ns | ||
LHLT | LVDS High-to-Low Transition Time
Figure 4(1) |
0.18 | 0.5 | ns | ||
TBIT | LVDS Output Bit Width | MODE[1:0] = 00, or 10 | 1/7 TCIP | ns | ||
MODE[1:0] = 01 | 2/7 TCIP | ns | ||||
TPPOS0 | Transmitter Output Pulse Positions Normalized for Bit 0 | See Figure 9 | 1 | UI | ||
TPPOS1 | Transmitter Output Pulse Positions Normalized for Bit 1 | See Figure 9 | 2 | UI | ||
TPPOS2 | Transmitter Output Pulse Positions Normalized for Bit 2 | See Figure 9 | 3 | UI | ||
TPPOS3 | Transmitter Output Pulse Positions Normalized for Bit 3 | See Figure 9 | 4 | UI | ||
TPPOS4 | Transmitter Output Pulse Positions Normalized for Bit 4 | See Figure 9 | 5 | UI | ||
TPPOS5 | Transmitter Output Pulse Positions Normalized for Bit 5 | See Figure 9 | 6 | UI | ||
TPPOS6 | Transmitter Output Pulse Positions Normalized for Bit 6 | See Figure 9 | 7 | UI | ||
ΔTPPOS | Variation in Transmitter Pulse Position (Bit 6 — Bit 0) | See Figure 9 | ±0.06 | UI | ||
TCCS | LVDS Channel to Channel Skew | 110 | ps | |||
TJCC | Jitter Cycle-to-Cycle | MODE0, MODE1 = 0,
f = 105 MHz, (1) |
0.028 | 0.035 | UI | |
TPLLS | Phase Lock Loop Set (Enable Time) | Figure 7 | 1 | ms | ||
TPDD | Powerdown Delay | Figure 8
(2) |
100 | ns | ||
TSD | Latency Delay | MODE0 = 0,
MODE1 = 1 or 0 Figure 10 (1) |
2*TCIP + 10.54 | 2*TCIP + 13.96 | ns | |
TLAT | Latency Delay for Single Pixel In / Dual Pixel Out Mode | MODE0 = 1,
MODE1 = 0 Figure 10 (1) |
9*TCIP + 4.19 | 9*TCIP + 6.36 | ns |