SNLS707 February 2023 DS90UB635-Q1
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | PIN OR FREQUENCY | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|---|
POWER CONSUMPTION | ||||||||
IDD_TOTAL | Supply current | 416-MHz CSI Input Clock, 4 Lane Mode, Checkerboard Pattern | VDDPLL, VDDD, VDDDRV | 160 | 225 | mA | ||
IDDPLL | VDDPLL | 55 | 80 | |||||
IDDD | VDDD | 45 | 70 | |||||
IDDDRV | VDDDRV | 60 | 75 | |||||
1.8-V LVCMOS I/O (VDD) = 1.71 V to 1.89 V | ||||||||
VOH | High level output voltage | IOH = –4 mA | GPIO[3:0], CLK_OUT | V(VDD) – 0.45 | V(VDD) | V | ||
VOL | Low level output voltage | IOL = +4 mA | GPIO[3:0], CLK_OUT | GND | 0.45 | V | ||
VIH | High level input voltage | GPIO[3:0], PDB, CLKIN | V(VDD) × 0.65 | V(VDD) | V | |||
VIL | Low level input voltage | GPIO[3:0], PDB, CLKIN | GND | V(VDD) × 0.35 | V | |||
IIH | Input high current | VIN = V(VDD) | GPIO[3:0], PDB, CLKIN | 20 | µA | |||
IIL | Input low current | VIN = GND | GPIO[3:0], PDB, CLKIN | -20 | µA | |||
IOS | Output short-circuit current | VOUT = 0 V | -36 | mA | ||||
IOZ | TRI-STATE output current | VOUT = V(VDD), VOUT = GND | GPIO[3:0], CLK_OUT | ±20 | µA | |||
CIN | Input capacitance | 5 | pF | |||||
FPD-LINK III INPUT/OUTPUT | ||||||||
VIN-BC | Single-ended input voltage | Coaxial configuration, 50 Ω, maximum cable length | DOUT+, DOUT- | 120 | mV | |||
VID-BC | Differential input voltage | STP configuration, 100 Ω, maximum cable length | DOUT+, DOUT- | 240 | ||||
EH-FC | Forward channel eye height | Coaxial configuration, FPD-Link forward channel = 4.16 Gbps | DOUT+, DOUT- | 425 | mVp-p | |||
STP configuration, FPD-Link forward channel = 4.16 Gbps | DOUT+, DOUT- | 850 | ||||||
tTR-FC | Forward channel output transition time | FPD-Link forward channel = 4.16Gbps; 20% to 80% | DOUT+, DOUT- | 65 | ps | |||
tJIT-FC | Forward channel output jitter | Synchronous mode, measured with f/15 –3dB CDR Loop BW | DOUT+, DOUT- | 0.21 | UI | |||
Non-synchronous mode, measured with f/15 –3dB CDR Loop BW | DOUT+, DOUT- | 0.22 | ||||||
fREF | Internal reference frequency | Non-synchronous internal clocking mode | 24.2 | 25.5 | MHz | |||
FPD-LINK III DRIVER SPECIFICATIONS (DIFFERENTIAL) | ||||||||
VODp-p | Output differential voltage | RL = 100 Ω | DOUT+, DOUT- | 1040 | 1150 | 1340 | mVp-p | |
ΔVOD | Output voltage imbalance | DOUT+, DOUT- | 5 | 24 | mV | |||
VOS | Output differential offset voltage | DOUT+, DOUT- | 575 | mV | ||||
ΔVOS | Offset voltage imbalance | DOUT+, DOUT- | 2 | mV | ||||
IOS | Output short-circuit current | DOUT = 0 V | DOUT+, DOUT- | –22 | mA | |||
RT | Internal termination resistance | Between DOUT+ and DOUT- | DOUT+, DOUT- | 80 | 100 | 120 | Ω | |
FPD-LINK III DRIVER SPECIFICATIONS (SINGLE-ENDED) | ||||||||
VOUT | Output single-ended voltage | RL = 50 Ω | DOUT+, DOUT- | 520 | 575 | 670 | mVp-p | |
IOS | Output short-circuit current | DOUT = 0 V | DOUT+, DOUT- | –22 | mA | |||
RT | Single-ended termination resistance | DOUT+, DOUT- | 40 | 50 | 60 | Ω | ||
VOLTAGE AND TEMPERATURE SENSING | ||||||||
VACC | Voltage accuracy | See Voltage and Temperature Sensing | GPIO[1:0] | ±1 | LSB | |||
TACC | Temperature accuracy | See Voltage and Temperature Sensing | ±1 | LSB | ||||
CSI-2 HS INTERFACE DC SPECIFICATIONS | ||||||||
VCMRX(DC) | Common-mode voltage HS receive mode | CSI_D3P/N,
CSI_D2P/N, CSI_D1P/N, CSI_D0P/N, CSI_CLKP/N |
70 | 330 | mV | |||
VIDTH | Differential input high threshold | CSI_D3P/N,
CSI_D2P/N, CSI_D1P/N, CSI_D0P/N, CSI_CLKP/N |
70 | mV | ||||
VIDTL | Differential input low threshold | CSI_D3P/N,
CSI_D2P/N, CSI_D1P/N, CSI_D0P/N, CSI_CLKP/N |
–70 | mV | ||||
ZID | Differential input impedance | CSI_D3P/N,
CSI_D2P/N, CSI_D1P/N, CSI_D0P/N, CSI_CLKP/N |
80 | 100 | 125 | Ω | ||
CSI-2 HS INTERFACE AC SPECIFICATIONS | ||||||||
tHOLD | Data to clock setup time | CSI_D3P/N,
CSI_D2P/N, CSI_D1P/N, CSI_D0P/N, CSI_CLKP/N |
0.15 | UI | ||||
tSETUP | Data to clock hold time | CSI_D3P/N,
CSI_D2P/N, CSI_D1P/N, CSI_D0P/N, CSI_CLKP/N |
0.15 | UI | ||||
CSI-2 LP INTERFACE DC SPECIFICATIONS | ||||||||
VIH | Logic high input voltage | CSI_D3P/N,
CSI_D2P/N, CSI_D1P/N, CSI_D0P/N, CSI_CLKP/N |
880 | 790 | mV | |||
VIL | Logic low input voltage | CSI_D3P/N,
CSI_D2P/N, CSI_D1P/N, CSI_D0P/N, CSI_CLKP/N |
710 | 550 | mV | |||
VHYST | Input hysteresis | CSI_D3P/N,
CSI_D2P/N, CSI_D1P/N, CSI_D0P/N, CSI_CLKP/N |
25 | 75 | mV | |||
LVCMOS I/O | ||||||||
tCLH | LVCMOS low-to-high transition time | V(VDD) = 1.71 to 1.89 V | GPIO[3:0] | 2 | ns | |||
tCHL | LVCMOS high-to-low transition time | V(VDD) = 1.71 to 1.89 V | GPIO[3:0] | 2 | ns | |||
tPDB | PDB reset pulse width | Voltage supplies applied and stable | PDB | 3 | ms | |||
SERIAL CONTROL BUS | ||||||||
VIH | Input high level | I2C_SCL, I2C_SDA | 0.7 × V(I2C) | V(I2C) | mV | |||
VIL | Input low level | I2C_SCL, I2C_SDA | GND | 0.3 × V(I2C) | mV | |||
VHY | Input hysteresis | I2C_SCL, I2C_SDA | >50 | mV | ||||
VOL | Output low level | V(I2C) < 2 V, IOL = 3 mA, Standard-mode/Fast-mode | I2C_SCL, I2C_SDA | 0 | 0.2 × V(I2C) | V | ||
V(I2C) < 2 V, IOL = 20 mA, Fast-mode plus | I2C_SCL, I2C_SDA | 0 | 0.2 × V(I2C) | V | ||||
V(I2C) > 2 V, IOL = 3 mA, Standard-mode/Fast-mode | I2C_SCL, I2C_SDA | 0 | 0.4 | V | ||||
V(I2C) > 2 V, IOL = 20 mA, Fast-mode plus | I2C_SCL, I2C_SDA | 0 | 0.4 | V | ||||
IIH | Input high current | VIN = V(I2C) | I2C_SCL, I2C_SDA | -10 | 10 | µA | ||
IIL | Input low current | VIN = 0 V | I2C_SCL, I2C_SDA | -10 | 10 | µA | ||
IIL | Input low current | VIN = 0 V | I2C_SCL, I2C_SDA | -10 | 10 | µA | ||
CIN | Input capacitance | I2C_SCL, I2C_SDA | 5 | pf |