SNLS231P September 2006 – August 2024 DS90UR124-Q1 , DS90UR241-Q1
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | PIN/FREQ. | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|---|
LVCMOS DC SPECIFICATIONS | ||||||||
VIH | High-Level Input Voltage | Tx: DIN[0:23], TCLK, TPWDNB, DEN, TRFB, RAOFF, VODSEL, RES0. Rx: RPWDNB, RRFB, REN, PTOSEL, BISTEN, BISTM, SLEW, RES0. | 2 | VDD | V | |||
VIL | Low-Level Input Voltage | GND | 0.8 | V | ||||
VCL | Input Clamp Voltage | ICL = −18mA | –0.8 | –1.5 | V | |||
IIN | Input Current | VIN = 0V or 3.6V | Tx: DIN[0:23], TCLK, TPWDNB, DEN, TRFB, RAOFF, RES0. Rx: RRFB, REN, PTOSEL, BISTEN, BISTM, SLEW, RES0. | –10 | ±2 | 10 | µA | |
Rx: RPWDNB | –20 | ±5 | 20 | |||||
VOH | High-Level Output Voltage | IOH = −2mA, SLEW = L IOH = −4mA, SLEW = H | Rx: ROUT[0:23], RCLK, LOCK, PASS. | 2.3 | 3 | VDD | V | |
VOL | Low-Level Output Voltage | IOL = 2mA, SLEW = L IOL = 4mA, SLEW = H | GND | 0.33 | 0.5 | V | ||
IOS | Output Short Circuit Current | VOUT = 0V | –40 | –70 | –110 | mA | ||
IOZ | Tri-state Output Current | RPWDNB, REN = 0V, VOUT = 0V or VDD | Rx: ROUT[0:23], RCLK, LOCK, PASS. | –30 | ±0.4 | 30 | µA | |
LVDS DC SPECIFICATIONS | ||||||||
VTH | Differential Threshold High Voltage | VCM = 1.8V | Rx: RIN+, RIN− | 50 | mV | |||
VTL | Differential Threshold Low Voltage | –50 | mV | |||||
IIN | Input Current | VIN = 2.4V, VDD = 3.6V | ±100 | ±250 | µA | |||
VIN = 0V, VDD = 3.6V | ±100 | ±250 | ||||||
VOD | Output Differential Voltage (DOUT+)–(DOUT−) | RL = 100Ω, without pre-emphasis Figure 5-10 | VODSEL = L | Tx: DOUT+, DOUT− | 380 | 500 | 630 | mV |
VODSEL = H | 500 | 900 | 1100 | |||||
ΔVOD | Output Differential Voltage Unbalance | RL = 100Ω, without pre-emphasis | VODSEL = L | 1 | 50 | mV | ||
VODSEL = H | ||||||||
VOS | Offset Voltage | RL = 100Ω, without pre-emphasis | VODSEL = L | 1 | 1.25 | 1.50 | V | |
VODSEL = H | ||||||||
ΔVOS | Offset Voltage Unbalance | RL = 100Ω, without pre-emphasis | VODSEL = L | 3 | 50 | mV | ||
VODSEL = H | ||||||||
IOS | Output Short Circuit Current | DOUT = 0V, DIN = H, TPWDNB = 2.4V | VODSEL = L | –2 | –5 | –8 | mA | |
VODSEL = H | –4.5 | –7.9 | –14 | |||||
IOZ | Tri-state Output Current | TPWDNB = 0V, DOUT = 0V OR VDD | –15 | ±1 | 15 | µA | ||
TPWDNB = 2.4V, DEN = 0V DOUT = 0V OR VDD | –15 | ±1 | 15 | |||||
TPWDNB = 2.4V, DEN = 2.4V, DOUT = 0V OR VDD NO LOCK (NO TCLK) | –15 | ±1 | 15 | |||||
SER/DES SUPPLY CURRENT (DVDD*, PVDD* AND AVDD* PINS) *DIGITAL, PLL, AND ANALOG VDDS | ||||||||
IDDT | Serializer Total Supply Current (includes load current) | RL = 100Ω, PRE = OFF, RAOFF = H, VODSEL = L | f = 43MHz, checkerboard pattern Figure 5-1 | 60 | 85 | mA | ||
RL = 100Ω, PRE = 12kΩ, RAOFF = H, VODSEL = L | 65 | 90 | ||||||
RL = 100Ω, PRE = OFF, RAOFF = H, VODSEL = H | f = 43MHz, random pattern | 66 | 90 | |||||
IDDTZ | Serializer Supply Current Power-down | TPWDNB = 0V (All other LVCMOS Inputs = 0V) | 45 | µA | ||||
IDDR | Deserializer Total Supply Current (includes load current) | CL = 4pF, SLEW = H | f = 43MHz, checkerboard pattern LVCMOS Output Figure 5-2 | 85 | 105 | mA | ||
CL = 4pF, SLEW = H | f = 43MHz, random pattern LVCMOS Output | 80 | 100 | |||||
IDDRZ | Deserializer Supply Current Power-down | RPWDNB = 0V (All other LVCMOS Inputs = 0V, RIN+/RIN- = 0V) | 50 | µA |