SPRS825F October 2012 – June 2020 F28M36H33B2 , F28M36H53B2 , F28M36P53C2 , F28M36P63C2
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||||
---|---|---|---|---|---|---|---|---|---|
VIL | Low-level input voltage (3.3 V) | VSS – 0.3 | VDDIO * 0.3 | V | |||||
VIH | High-level input voltage (3.3 V) | VDDIO * 0.7 | VDDIO + 0.3 | V | |||||
VOL | Low-level output voltage | IOL = IOL MAX | VDDIO * 0.2 | V | |||||
VOH | High-level output voltage | IOH = IOH MAX | VDDIO * 0.8 | V | |||||
IOH = 50 μA | VDDIO – 0.2 | ||||||||
IIL | Input current
(low level) |
Pin with pullup enabled | VDDIO = 3.3 V, VIN = 0 V | All GPIO pins | –50 | –230 | μA | ||
XRS pin | –50 | –230 | |||||||
ARS pin | –100 | –400 | |||||||
Pin with pulldown enabled | VDDIO = 3.3 V, VIN = 0 V | ±2(1) | |||||||
IIH | Input current
(high level) |
Pin with pullup enabled | VDDIO = 3.3 V, VIN = VDDIO | ±2(1) | μA | ||||
Pin with pulldown enabled | VDDIO = 3.3 V, VIN = VDDIO | 50 | 200 | ||||||
IOL | Low-level output sink current, VOL = VOL(MAX) | All GPIO/AIO pins | 4 | mA | |||||
Group 2(2) | 8 | ||||||||
IOH | High-level output source current, VOH = VOH(MIN) | All GPIO/AIO pins | –4 | mA | |||||
Group 2(2) | –8 | ||||||||
IOZ | Output current, pullup or pulldown disabled | VO = VDDIO or 0 V | ±2(1) | μA | |||||
CI | Input capacitance | 2 | pF | ||||||
Digital Subsystem POR reset release delay time | Time after POR event is removed to XRS release | 50 | µs | ||||||
Analog Subsystem POR reset release delay time | Time after POR event is removed to ARS release | 400 | 800 | µs | |||||
VREG VDD18 output | Internal VREG18 on | 1.77 | 1.935 | V | |||||
VREG VDD12 output | Internal VREG12 on | 1.2 | V |