SPRSP93 November 2024 F29H850TU , F29H859TU-Q1
ADVANCE INFORMATION
Refer to the PDF data sheet for device specific package drawings
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
---|---|---|---|---|---|
General | |||||
ADCCLK Conversion Cycles | 200-MHz SYSCLK | 10.1 | 11 | ADCCLKs | |
Power Up Time | External Reference mode | 500 | µs | ||
Internal Reference mode | 5000 | µs | |||
Internal Reference mode, when switching between 2.5-V range and 3.3-V range. | 5000 | µs | |||
VREFHI input current(1) | 130 | µA | |||
Internal Reference Capacitor Value(2) | 2.2 | µF | |||
External Reference Capacitor Value(2) | 2.2 | µF | |||
DC Characteristics | |||||
Gain Error | Internal reference | –45 | 45 | LSB | |
External reference | –5 | ±3 | 5 | ||
Offset Error | –4 | ±2 | 4 | LSB | |
Channel-to-Channel Gain Error(4) | ±2 | LSB | |||
Channel-to-Channel Offset Error(4) | ±2 | LSB | |||
ADC-to-ADC Gain Error(5) | Identical VREFHI and VREFLO for all ADCs | ±4 | LSB | ||
ADC-to-ADC Offset Error(5) | Identical VREFHI and VREFLO for all ADCs | ±2 | LSB | ||
DNL Error | >–1 | ±0.5 | 1 | LSB | |
INL Error | –2 | ±1.0 | 2 | LSB | |
ADC-to-ADC Isolation | VREFHI = 2.5 V, synchronous ADCs | –1 | 1 | LSBs | |
AC Characteristics | |||||
SNR(3) | VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from X1 via PLL | 69.1 | dB | ||
VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from INTOSC via PLL | 69.1 | ||||
THD(3) | VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from X1 via PLL | –88 | dB | ||
SFDR(3) | VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from X1 via PLL | 89 | dB | ||
SINAD(3) | VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from X1 | 69.0 | dB | ||
VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from INTOSC | 69.0 | ||||
ENOB(3) | VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from X1, Single ADC | 11.2 | bits | ||
VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from X1, synchronous ADCs | 11.2 | ||||
VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from X1, asynchronous ADCs, 256-ball ZEJ package | 10.9 | ||||
VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from X1, asynchronous ADCs, 169-ball NMR package | 10.9 | ||||
VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from X1, asynchronous ADCs, 176-pin PTP package | 9.7 | ||||
VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from X1, asynchronous ADCs, 100-pin PZP package | 9.7 | ||||
PSRR | VDD = 1.2-V DC + 100mV DC up to Sine at 1 kHz |
60 | dB | ||
VDD = 1.2-V DC + 100 mV DC up to Sine at 300 kHz |
57 | ||||
VDDA = 3.3-V DC + 200 mV DC up to Sine at 1 kHz |
60 | ||||
VDDA = 3.3-V DC + 200 mV Sine at 900 kHz |
57 |