SPRSP93 November 2024 F29H850TU , F29H859TU-Q1
ADVANCE INFORMATION
Refer to the PDF data sheet for device specific package drawings
SIGNAL NAME | DESCRIPTION | 256 ZEX | 176 PTS | 144 RFS | 100 PZS |
---|---|---|---|---|---|
VDD | 1.2-V Digital Logic Power Pins. TI recommends placing a decoupling capacitor near each VDD pin with a minimum total capacitance of approximately 20 µF. The exact value of the decoupling capacitance should be determined by your system voltage regulation solution. | E8, E9, E12, F6, F12, G6, L11, L12 | 8, 11, 80, 84, 105, 119, 137, 153, 169 | 6, 8, 67, 71, 87, 98, 112, 123, 137 | 5, 6, 45, 49, 55, 66, 78, 95 |
VDDA | 3.3-V Analog Power Pins. Place a minimum 2.2-µF decoupling capacitor to VSSA on each pin. Connect this pin to 3.3-V supply. |
K6, L6 | 27, 62 | 19, 54 | 14, 37 |
VDDIO | 3.3-V Digital I/O Power Pins. Place a minimum 0.1-µF decoupling capacitor on each pin. Connect this pin to 3.3-V supply. | E6, E7, E10, E11, F15, G12, H6, H12, J6, J12, K12, L8, L9, L10, L13, M10, M11 | 3, 12, 79, 81, 88, 98, 101, 107, 115, 120, 127, 138, 147, 152, 168 | 3, 9, 66, 68, 72, 81, 83, 95, 99, 106, 113, 118, 122, 136 | 3, 7, 44, 46, 52, 63, 67, 73, 79 |
VSS | Digital Ground | A1, A16, F7, F8, F9, F10, F11, G7, G8, G9, G10, G11, H7, H8, H9, H10, H11, J7, J8, J9, J10, J11, K8, K9, K10, K11, T16 | PAD | PAD | PAD |
VSSA | Analog Ground | K7, L7, T1 | 28, 61 | 20, 53 | 15, 36 |
VSSOSC | Crystal oscillator (X1 and X2) ground pin. When using an external crystal, do not connect this pin to the board ground. Instead, connect it to the ground reference of the external crystal oscillator circuit. Connect this pin to board ground. | E15 | 122 | 101 | 69 |