SPRSP93 November 2024 F29H850TU , F29H859TU-Q1
ADVANCE INFORMATION
Refer to the PDF data sheet for device specific package drawings
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
Fmod | PMBus Module Clock Frequency(2) | 20 | 25 | MHz | ||
fSCL | SCL clock frequency | 3.3V Nominal Bus Voltage | 10 | 1000(3) | kHz | |
5.0V Nominal Bus Voltage | 10 | 1000(4) | kHz | |||
tBUF | Bus free time between STOP and START conditions | 0.5 | µs | |||
tHD;STA | START condition hold time -- SDA fall to SCL fall delay | 0.26 | µs | |||
tSU;STA | Repeated START setup time -- SCL rise to SDA fall delay | 0.26 | µs | |||
tSU;STO | STOP condition setup time -- SCL rise to SDA rise delay | 0.26 | µs | |||
tHD;DAT | Data hold time after SCL fall | 300 | ns | |||
Data hold time after SCL fall PMBCTRL_ZH_EN = 1 (1) | 0 | ns | ||||
tSU;DAT | Data setup time before SCL rise | 50 | ns | |||
tTimeout | Clock low time-out | 25 | 35 | ms | ||
tLOW | Low period of the SCL clock | 0.5 | µs | |||
tHIGH | High period of the SCL clock | 0.26 | 50 | µs | ||
tLOW;SEXT | Cumulative clock low extend time (target device) | From START to STOP | 25 | ms | ||
tLOW;MEXT | Cumulative clock low extend time (controller device) | Within each byte | 10 | ms | ||
tr | Rise time of SDA and SCL | 5% to 95% | 20 | 120 | ns | |
tf | Fall time of SDA and SCL | 95% to 5% | 20 | 120 | ns |