SNVSBS7B December   2021  – December 2024 LM5168 , LM5169

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Device Comparison Table
  6. Pin Configuration and Functions
  7. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Typical Characteristics
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1  Control Architecture
      2. 7.3.2  Internal VCC Regulator and Bootstrap Capacitor
      3. 7.3.3  Internal Soft Start
      4. 7.3.4  On-Time Generator
      5. 7.3.5  Current Limit
      6. 7.3.6  N-Channel Buck Switch and Driver
      7. 7.3.7  Synchronous Rectifier
      8. 7.3.8  Enable, Undervoltage Lockout (EN/UVLO)
      9. 7.3.9  Power Good (PGOOD)
      10. 7.3.10 Thermal Protection
    4. 7.4 Device Functional Modes
      1. 7.4.1 Shutdown Mode
      2. 7.4.2 Active Mode
      3. 7.4.3 Sleep Mode
  9. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Fly-Buck™ Converter Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1  Switching Frequency (RT)
        2. 8.2.2.2  Transformer Selection
        3. 8.2.2.3  Output Capacitor Selection
        4. 8.2.2.4  Secondary Output Diode
        5. 8.2.2.5  Setting Output Voltage
        6. 8.2.2.6  Input Capacitor
        7. 8.2.2.7  Type-3 Ripple Network
        8. 8.2.2.8  CBST Selection
        9. 8.2.2.9  Minimum Secondary Output Load
        10. 8.2.2.10 Example Design Summary
      3. 8.2.3 Application Curves
    3. 8.3 Typical Buck Application
      1. 8.3.1 Design Requirements
      2. 8.3.2 Detailed Design Procedure
        1. 8.3.2.1 Switching Frequency (RT)
        2. 8.3.2.2 Buck Inductor Selection
        3. 8.3.2.3 Setting the Output Voltage
        4. 8.3.2.4 Type-3 Ripple Network
        5. 8.3.2.5 Output Capacitor Selection
        6. 8.3.2.6 Input Capacitor Considerations
        7. 8.3.2.7 CBST Selection
        8. 8.3.2.8 Example Design Summary
      3. 8.3.3 Application Curves
    4. 8.4 Power Supply Recommendations
    5. 8.5 Layout
      1. 8.5.1 Thermal Considerations
      2. 8.5.2 Typical EMI Results
      3. 8.5.3 Layout Guidelines
        1. 8.5.3.1 Compact PCB Layout for EMI Reduction
        2. 8.5.3.2 Feedback Resistors
      4. 8.5.4 Layout Example
  10. Device and Documentation Support
    1. 9.1 Device Support
      1. 9.1.1 Third-Party Products Disclaimer
    2. 9.2 Documentation Support
      1. 9.2.1 Related Documentation
    3. 9.3 Receiving Notification of Documentation Updates
    4. 9.4 Support Resources
    5. 9.5 Trademarks
    6. 9.6 Electrostatic Discharge Caution
    7. 9.7 Glossary
  11. 10Revision History
  12. 11Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Control Architecture

The LM516x step-down switching converter employs a constant on-time (COT) control scheme. The COT control scheme sets a fixed on time, tON, of the high-side FET using a timing resistor (RT). tON is adjusted as VIN changes and is inversely proportional to the input voltage to maintain a fixed frequency when in continuous conduction mode (CCM). After expiration of tON, the high-side FET remains off until the feedback pin is equal or below the reference voltage of 1.2 V. To maintain stability, the feedback comparator requires a minimal ripple voltage that is in-phase with the inductor current during the off time. Furthermore, this change in feedback voltage during the off time must be large enough to dominate any noise present at the feedback node. The minimum recommended ripple voltage is 20 mV. In some cases more ripple voltage can be needed for robust operation. This is especially true when there is excessive coupling from the SW pin or the BST pin to the FB pin. The Type 1 ripple generation method is more susceptible to noise injection than the other methods. See Table 7-1 for different types of ripple injection schemes that make sure of stability over the full input voltage range.

During a rapid start-up or a positive load step, the regulator operates with minimum off times until regulation is achieved. This feature enables extremely fast load transient response with minimum output voltage undershoot. When regulating the output in steady-state operation, the off time automatically adjusts to produce the SW pin duty cycle required for output voltage regulation to maintain a fixed switching frequency. In CCM, the switching frequency FSW is programmed by the RT resistor.

Table 7-1 Ripple Generation Methods
TYPE 1 TYPE 2 TYPE 3
Lowest Cost Reduced Ripple Minimum Ripple
LM5168 LM5169
LM5168 LM5169
LM5168 LM5169
LM5168 LM5169
LM5168 LM5169
LM5168 LM5169

Table 7-1 presents three different methods for generating appropriate voltage ripple at the feedback node. The Type-1 ripple generation method uses a single resistor, RESR, in series with the output capacitor. The generated voltage ripple has two components: capacitive ripple caused by the inductor ripple current charging and discharging the output capacitor and resistive ripple caused by the inductor ripple current flowing into the output capacitor and through series resistance RESR. The capacitive ripple component is out-of-phase with the inductor current and does not decrease monotonically during the off time. The resistive ripple component is in-phase with the inductor current and decreases monotonically during the off time. The resistive ripple must exceed the capacitive ripple at VOUT for stable operation. If this condition is not satisfied, unstable switching behavior is observed in COT converters, with multiple on-time bursts in close succession followed by a long off time. The equations under Type 1 define the value of the series resistance RESR to make sure of sufficient in-phase ripple at the feedback node.

Type 2 ripple generation uses a CFF capacitor in addition to the series resistor. As the output voltage ripple is directly AC-coupled by CFF to the feedback node, the RESR and ultimately the output voltage ripple, are reduced by a factor of VOUT / VFB.

Type 3 ripple generation uses an RC network consisting of RA and CA, and the switch node voltage to generate a triangular ramp that is in-phase with the inductor current. This triangular wave is then AC-coupled into the feedback node with capacitor CB. Because this circuit does not use output voltage ripple, this circuit isan excellent choice for applications where low output voltage ripple is critical. See the Related Documentation section for more details about COT control methods.

Light load mode operation can be set to PFM and DEM operation or FPWM operation as a factory option. Diode emulation mode (DEM) prevents negative inductor current, and pulse skipping maintains the highest efficiency at light load currents by decreasing the effective switching frequency. DEM operation occurs when the synchronous power MOSFET switches off as inductor valley current reaches zero. Here, the load current is less than half of the peak-to-peak inductor current ripple in CCM. Turning off the low-side MOSFET at zero current reduces switching loss, and prevents negative current conduction reduces conduction loss. Power conversion efficiency is higher in a DEM converter than an equivalent forced-PWM CCM converter. With DEM operation, the duration that both power MOSFETs remain off progressively increases as load current decreases. When this idle duration exceeds 15 μs, the converter transitions into an ultra-low IQ mode, consuming only 10-μA quiescent current from the input. In FPWM operation, the DEM feature is turned off. This means that the device remains in CCM under light loads, and the device is capable of operating in a Fly-Buck converter configuration.