Calculate the current-sense resistance based on a
maximum peak current capability of at least 25% higher than the peak inductor current at
full load to provide sufficient margin during start-up and load-on transients. Calculate
the current sense resistances using Equation 33.
Equation 33.
where
VCS(TH) is the 56mV
current limit threshold.
Select a standard resistance value of 5mΩ for the
shunt. A 0508 footprint component with wide aspect ratio termination design provides 1-W
power rating, low parasitic series inductance, and compact PCB layout. Carefully observe
the Layout Guidelines to make sure that noise and DC errors do not corrupt the differential
current-sense voltages measured at the ISNS+ and VOUT pins.
Place the shunt resistor close to the inductor.
Use Kelvin-sense connections, and route the sense
lines differentially from the shunt to the LM704A0-Q1.
The ISNS-to-output propagation delay (related to
the current limit comparator, internal logic and power MOSFET gate drivers) causes the
peak current to increase above the calculated current limit threshold. For a total
propagation delay tISNS(delay) of 40ns, use Equation 34 to calculate the
worst-case peak inductor current with the output shorted.
Equation 34.
Based on this result, select an inductor with
saturation current greater than 12A across the full operating temperature range.