SNLS545E March 2017 – July 2022 LMH1297
PRODUCTION DATA
After the input signal passes through the CTLE, the equalized data is fed into the clock and data recovery (CDR) block. Using an internal PLL, the CDR locks to the incoming equalized data and recovers a clean internal clock to re-sample the equalized data. The LMH1297 CDR is able to tolerate high input jitter, tracking low-frequency input jitter below the PLL bandwidth while reducing high-frequency input jitter above the PLL bandwidth. The supported data rates are listed in Table 8-6.
INPUT | DATA RATE | RECLOCKER |
---|---|---|
SDI_IO+ (EQ mode), IN0± (CD mode) |
11.88 Gbps, 5.94 Gbps, 2.97 Gbps, 1.485 Gbps, 270 Mbps(1) | Enable |
125 Mbps | Bypass |