SNAS605AS March 2013 – May 2020 LMK04821 , LMK04826 , LMK04828
PRODUCTION DATA.
These registers control the input and output drive level, as well as the device clock out divider values.
BIT | NAME | POR DEFAULT | DESCRIPTION | |
---|---|---|---|---|
7 | NA | 0 | Reserved | |
6 | CLKoutX_Y_ODL | 0 | Output drive level. Setting this bit increases the current to the CLKoutX_Y output buffers, which can slightly improve noise floor. | |
5 | CLKoutX_Y_IDL | 0 | Input drive level. Setting this bit increases the current to the clock distribution buffer sourcing CLKoutX_Y, which can slightly improve noise floor. | |
4:0 | DCLKoutX_DIV | X = 0 → 2
X = 2 → 4 X = 4 → 8 X = 6 → 8 X = 8 → 8 X = 10 → 8 X = 12 → 2 |
DCLKoutX_DIV sets the divide value for the clock output; the divide may be even or odd. Both even or odd divides output a 50% duty cycle clock if duty cycle correction (DCC) is selected.
Divider is unused if DCLKoutX_MUX = 2 (bypass), equivalent divide of 1. |
|
Field Value | Divider Value | |||
0 (0x00) | 32 | |||
1 (0x01) | 1 (1) | |||
2 (0x02) | 2 | |||
... | ... | |||
30 (0x1E) | 30 | |||
31 (0x1F) | 31 |