SNAS605AS March 2013 – May 2020 LMK04821 , LMK04826 , LMK04828
PRODUCTION DATA.
This register controls the power-down functions for the digital delay, glitchless half step, glitchless analog delay, analog delay, outputs, and SYSREF disable modes.
BIT | NAME | POR DEFAULT | DESCRIPTION | |
---|---|---|---|---|
7 | DCLKoutX
_DDLY_PD |
0 | Powerdown the device clock digital delay circuitry.
0: Enabled 1: Powerdown |
|
6 | DCLKoutX
_HSg_PD |
1 | Powerdown the device clock glitchless half-step feature.
0: Enabled 1: Powerdown |
|
5 | DCLKoutX
_ADLYg_PD |
1 | Powerdown the device clock glitchless analog delay feature.
0: Enabled, analog delay step size of one code is glitchless between values 1 to 23. 1: Powerdown |
|
4 | DCLKoutX
_ADLY_PD |
1 | Powerdown the device clock analog delay feature.
0: Enabled 1: Powerdown |
|
3 | CLKoutX_Y_PD | X_Y = 0_1 → 1
X_Y = 2_3 → 1 X_Y = 4_5 → 0 X_Y = 6_7 → 0 X_Y = 8_9 → 0 X_Y = 10_11 → 0 X_Y = 12_13 → 1 |
Powerdown the clock group defined by X and Y.
0: Enabled 1: Powerdown |
|
2:1 | SDCLKoutY
_DIS_MODE |
0 | Configures the output state of the SYSREF | |
Field Value | Disable Mode | |||
0 (0x00) | Active in normal operation | |||
1 (0x01) | If SYSREF_GBL_PD = 1, the output is a logic low, otherwise it is active. | |||
2 (0x02) | If SYSREF_GBL_PD = 1, the output is a nominal Vcm voltage(1), otherwise it is active. | |||
3 (0x03) | Output is a nominal Vcm voltage(1) | |||
0 | SDCLKoutY_PD | 1 | Powerdown SDCLKoutY and set to the state defined by SDCLKoutY_DIS_MODE |