SNAS605AS March 2013 – May 2020 LMK04821 , LMK04826 , LMK04828
PRODUCTION DATA.
To calculate the minimum PLL2 digital lock time given a PLL2 phase-detector frequency of 40 MHz and PLL2_DLD_CNT = 10,000: the minimum lock time of PLL2 is 10,000 / 40 MHz = 250 µs.