SNAS605AS March 2013 – May 2020 LMK04821 , LMK04826 , LMK04828
PRODUCTION DATA.
These supplies include Vcc9_CP2 and Vcc10_PLL2.
Each of these pins has an internal bypass capacitor. A ferrite bead should be placed between the power supply and Vcc9. The DC resistance of this ferrite bead should be minimized to avoid voltage fluctuations at the PLL2 charge pump. Typically the frequency of the PLL2 phase detector is >50 MHz and an external decoupling capacitor is not necessary. For lower PLL2 phase detector frequencies, a 0.1-µF decoupling capacitor should be placed after the ferrite bead close to the supply pin. Use of a ferrite bead between the power supply and Vcc10_PLL2 is optional. Normally the frequency of the dividers used by PLL2 is high enough that all noise is well-constrained by the on-chip bypass capacitance. If a ferrite bead is used, a 0.1-µF decoupling capacitor should be placed after the ferrite bead close to the supply pin.