SNAS605AS March 2013 – May 2020 LMK04821 , LMK04826 , LMK04828
PRODUCTION DATA.
Figure 21 illustrates the use case of PLL2 single loop mode. When used with a clean high frequency reference on OSCin, performance can be comparable to (or even better than) dual-loop mode.
FIELD | REGISTER
ADDRESS |
FUNCTION | VALUE | SELECTED VALUE |
---|---|---|---|---|
PLL1_NCLK_MUX | 0x13F | Selects the input to the PLL1 N divider | X | Don't care |
PLL2_NCLK_MUX | 0x13F | Selects the input to the PLL2 N divider | 0 | PLL2 P |
FB_MUX_EN | 0x13F | Enables the feedback mux. | 0 | Disabled |
FB_MUX | 0x13F | Selects the output of the feedback mux. | 0, 1, or 2 | Select between DCLKout6, DCLKout8, SYSREF |
OSCin_PD | 0x140 | Powers down the OSCin port. | 0 | Powered up |
PLL1_PD | 0x140 | Powers down PLL1. | 1 | Powered down |
CLKin0_OUT_MUX | 0x147 | Selects where the output of CLKin0 is directed. | X | Don't care |
CLKin1_OUT_MUX | 0x147 | Selects where the output of CLKin1 is directed. | 3 | Off |
VCO_MUX | 0x138 | Selects the VCO 0, 1 or an external VCO | 0 or 1 | VCO 0 or VCO 1 |