SNAS605AS March 2013 – May 2020 LMK04821 , LMK04826 , LMK04828
PRODUCTION DATA.
The LMK0482x family has up to three reference clock inputs for PLL1. They are CLKin0, CLKin1, and CLKin2. The active clock is chosen based on CLKin_SEL_MODE. Automatic or manual switching can occur between the inputs.
CLKin0, CLKin1, and CLKin2 each have their own PLL1 R dividers. CLKin0, CLKin1, and CLKin2 each support differential or single-ended inputs, and support DC coupling or AC coupling. See Driving CLKin and OSCin Inputs.
CLKin1 is shared for use as an external zero-delay feedback (FBCLKin), or for use with an external VCO (Fin).
CLKin2 is shared for use as OSCout. To use CLKin2 as an input, OSCout must be powered down. See VCO_MUX, OSCout_MUX, OSCout_FMT.
Fast manual switching between reference clocks is possible with a external pins CLKin_SEL0 and CLKin_SEL1.
For clock distribution mode, a reference signal is applied to the Fin pins for clock distribution. CLKin0 can also be used to distribute a SYSREF signal through the device. In this use case, CLKin0 may be re-clocked by Fin, or can be routed directly to the SYSREF outputs.