SNAS605AS March 2013 – May 2020 LMK04821 , LMK04826 , LMK04828
PRODUCTION DATA.
The LMK0482x family features a total of 14 PLL2 clock outputs, driven from the internal or external VCO.
All PLL2 clock outputs have programmable output types. They can be programmed to LVPECL, LVDS, or HSDS, or LCPECL.
If OSCout is included in the total number of clock outputs the LMK0482x family is able to distribute, then up to 15 differential clocks. OSCout may be a buffered version of OSCin, DCLKout6, DCLKout8, or SYSREF. Its output format is programmable to LVDS, LVPECL, or LVCMOS. OSCout LVPECL mode only supports 240-Ω emitter resistors.
The following sections discuss specific features of the clock distribution channels that allow the user to control various aspects of the output clocks.