SNAS605AS March 2013 – May 2020 LMK04821 , LMK04826 , LMK04828
PRODUCTION DATA.
This register contains the holdover functions.
BIT | NAME | POR DEFAULT | DESCRIPTION | |
---|---|---|---|---|
7:6 | LOS_TIMEOUT | 0 | This controls the amount of time in which no activity on a CLKin forces a clock switch event. | |
Field Value | Timeout | |||
0 (0x00) | 370 kHz (2.7 µs) | |||
1 (0x01) | 2.1 MHz (480 ns) | |||
2 (0x02) | 8.8 MHz (115 ns) | |||
3 (0x03) | 22 MHz (45 ns) | |||
5 | LOS_EN | 0 | Enables the LOS (loss-of-signal) timeout control. Valid only for MOS clock inputs. To ensure LOS is valid for AC-coupled inputs, no termination is allowed between CLKinX and CLKinX* pins unless DC-blocked. For example, 100-Ω termination across CLKin0 and CLKin0* pins on the IC side of AC coupling capacitors would invalidate the LOS detector. If termination is required, it should be placed on the other side of the AC coupling capacitors, away from the IC pins.
0: Disabled 1: Enabled |
|
4 | TRACK_EN | 1 | Enable the DAC to track the PLL1 tuning voltage, optionally for use in holdover mode. After device reset, tracking starts at DAC code = 512 (midrange).
Tracking can be used to monitor PLL1 voltage in any mode. 0: Disabled 1: Enabled, only tracks when PLL1 is locked. |
|
3 | HOLDOVER
_FORCE |
0 | This bit forces holdover mode. When holdover mode is forced, if MAN_DAC_EN = 1, then the DAC sets the programmed MAN_DAC value. Otherwise the tracked DAC value sets the DAC voltage.
0: Disabled 1: Enabled |
|
2 | MAN_DAC_EN | 1 | This bit enables the manual DAC mode.
0: Automatic 1: Manual |
|
1:0 | MAN_DAC[9:8] | 2 | See MAN_DAC[9:8], MAN_DAC[7:0] for more information on the MAN_DAC settings. |