SNAS750B November 2020 – March 2021 LMK5C33216
PRODUCTION DATA
At POR the GPIO0 and GPIO2 pin state select a ROM page in conjunction with the EEPROM stored field EE_ROM_PAGE_SEL. The default EEPROM setting is EE_ROM_PAGE_SEL = 0. All register pages in the ROM image are factory-set in hardware (mask ROM) and are not software programmable. The table Table 9-6 lists the ROM selection options.
GPIO2ROM_ADD[1] | GPIO0ROM_ADD[0] | ROM page with EE_ROM_PAGE_SEL = 0 |
---|---|---|
H | H | Low power mode. All PLLs off, all outputs off. |
H | M | IN1 = 10 MHz SE 50-Ω termination, XO = 38.88 MHz. All outputs = 100 MHz LVDS from DPLL1 (OUT0 to 3, 14, 15) and DPLL2 (OUT4 to 13). |
L | L | IN1 = 10 MHz CMOS, XO = 38.88 MHz, OUT2 = 125 MHz HSDS, OUT3 = 156.25 MHz LVDS, OUT10 = 122.88 MHz LVDS. |