SNAS750B November 2020 – March 2021 LMK5C33216
PRODUCTION DATA
Figure 9-23 shows the PLL architecture implemented in the LMK5C33216. The PLLs can be configured in the different PLL modes described in Section 9.2.1.
In each APLL, the denominator can be fixed 40-bit or programmable 24-bit. When an APLL works with a DPLL in a loop, APLL must use fixed 40-bit. When the APLL works in an independent loop, like APLL1 and APLL3 in Figure 9-6 or APLLs in Figure 9-7, 24-bit programmable denominator is recommended to enable 0-ppm error on output frequencies compared to source output.