SNAS824B October 2021 – June 2022 LMX2571-EP
PRODUCTION DATA
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
LF_R3_F2 | CHDIV2_F2 | CHDIV1_F2 | PFD_DELAY_F2 | MULT_F2 | |||||||||||
R/W-4h | R/W-1h | R/W-1h | R/W-4h | R/W-4h |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
BIT | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
15-13 | LF_R3_F2 | R/W | 4h | Set the resistor value for the 3rd pole of the internal loop filter. The shunt capacitor of that pole is 50 pF. |
12-10 | CHDIV2_F2 | R/W | 1h | Set the value of the output channel divider, CHDIV2, when using internal VCO in synthesizer mode. |
9-8 | CHDIV1_F2 | R/W | 1h | Set the value of the output channel divider, CHDIV1, when using internal VCO in synthesizer mode. |
7-5 | PFD_DELAY_F2 | R/W | 4h | Used to optimize spurs and phase noise. Suggested values are: |
4-0 | MULT_F2 | R/W | 4h | Set the MULT multiplier value. MULT value must be
greater than Pre-divider value. See Section 8.1.9 for details. |