SNVSA55C December 2014 – January 2018 LP3907-Q1
PRODUCTION DATA.
Table 7 shows options EPROM programmed during final test of the LP3907-Q1. The system designer that needs specific options is advised to contact the TI sales office.
FACTORY PROGRAMMABLE OPTIONS | CURRENT VALUE |
---|---|
Enable delay for power on | code 010 (see Control 1 Register (SCR1) 0x07) |
SW1 ramp speed | 8 mV/µs |
SW2 ramp speed | 8 mV/µs |
The I2C Chip ID address is offered as a metal mask option. The current address for the WQFN chip equals 0x60, while the address for the DSBGA chip is 0x61.