SLVSHF3 October 2024 LP5899-Q1
PRODUCTION DATA
When the device enters the Failsafe state, the TXFFCLR bit is set to stop any ongoing CCSI transmission.
The SPI peripheral is first reset when entering the Failsafe state. Afterwards, the SPI peripheral is kept alive to allow communication to the device. However, there is no control over the CCSI controller and CCSI peripheral. This means that when the SPI command starts with FWD, the data is ignored and not stored in the TXFIFO.
The device can quit from Failsafe to Normal state by setting bit EXIT_FS in register DEVCTRL to 1. The EXIT_FS bit automatically returns to 0. Another method to bring the device to Normal state is by sending the SOFTRESET_CRC SPI command.