SNVSAU7A November 2017 – June 2021 LP873220
PRODUCTION DATA
INT_BUCK is shown in Table 7-63, Address: 0x1B
D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
Reserved - do not use | BUCK1_PG _INT |
BUCK1_SC _INT |
BUCK1_ILIM _INT |
Reserved - do not use | BUCK0_PG _INT |
BUCK0_SC _INT |
BUCK0_ILIM _INT |
Bits | Field | Type | Default | Description |
---|---|---|---|---|
7 | Reserved - do not use | R/W | 0 | |
6 | BUCK1_PG_INT | R/W | 0 | Latched status bit indicating that Buck1
Power-Good event has been detected. Write 1 to clear. |
5 | BUCK1_SC_INT | R/W | 0 | Latched status bit indicating that the
Buck1 output voltage has been over 1 ms below the short-circuit
threshold level. Write 1 to clear. |
4 | BUCK1_ILIM_INT | R/W | 0 | Latched status bit indicating that the
Buck1 output current limit has been active. Write 1 to clear. |
3 | Reserved - do not use | R/W | 0 | |
2 | BUCK0_PG_INT | R/W | 0 | Latched status bit indicating that the
Buck0 Power-Good event has been detected. Write 1 to clear. |
1 | BUCK0_SC_INT | R/W | 0 | Latched status bit indicating that the
Buck0 output voltage has been over 1 ms below the short-circuit
threshold level. Write 1 to clear. |
0 | BUCK0_ILIM_INT | R/W | 0 | Latched status bit indicating that the
Buck0 output current limit has been active. Write 1 to clear. |