SNVSAT1A September 2017 – June 2021 LP87332D-Q1
PRODUCTION DATA
BUCK0_CTRL_1 is shown in the Table 7-13, Address: 0x02
D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
Reserved - do not use | BUCK0_FPWM | BUCK0_RDIS_EN | BUCK0_EN_PIN_CTRL | BUCK0_EN |
Bits | Field | Type | Default | Description |
---|---|---|---|---|
7:4 | Reserved - do not use | R/W | 0000 | |
3 | BUCK0_FPWM | R/W | 0 | Buck0 mode selection: 0 - Automatic transitions between the PFM and PWM modes (AUTO mode). 1 - Forced to PWM operation. |
2 | BUCK0_RDIS_EN | R/W | 1 | Enable output discharge resistor (RDIS_Bx) when the Buck0 is disabled: 0 - Discharge resistor disabled. 1 - Discharge resistor enabled. |
1 | BUCK0_EN_PIN _CTRL | R/W | 1 | Enable control for the Buck0: 0 - only the BUCK0_EN bit controls the Buck0. 1 - BUCK0_EN bit and the EN pin control the Buck0. |
0 | BUCK0_EN | R/W | 1 | Enable the Buck0 regulator: 0 - Buck0 regulator is disabled. 1 - Buck0 regulator is enabled. |