SNVSAW2B April 2017 – December 2018 LP87524B-Q1 , LP87524J-Q1 , LP87524P-Q1
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
Address: 0x1C
D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
Reserved | BUCK1_PG
_INT |
BUCK1_SC
_INT |
BUCK1_ILIM
_INT |
Reserved | BUCK0_PG
_INT |
BUCK0_SC
_INT |
BUCK0_ILIM
_INT |
Bits | Field | Type | Default | Description |
---|---|---|---|---|
7 | Reserved | R/W | 0 | |
6 | BUCK1_PG_INT | R/W | 0 | Latched status bit indicating that Buck1 output voltage has reached Power-Good-threshold level.
Write 1 to clear. |
5 | BUCK1_SC_INT | R/W | 0 | Latched status bit indicating that the Buck1 output voltage has fallen below 0.35-V level during operation or Buck1 output did not reach 0.35-V level in 1 ms from enable.
Write 1 to clear. |
4 | BUCK1_ILIM_INT | R/W | 0 | Latched status bit indicating that output current limit has been active.
Write 1 to clear. |
3 | Reserved | R/W | 0 | |
2 | BUCK0_PG_INT | R/W | 0 | Latched status bit indicating that Buck0 output voltage has reached Power-Good-threshold level.
Write 1 to clear. |
1 | BUCK0_SC_INT | R/W | 0 | Latched status bit indicating that the Buck0 output voltage has fallen below 0.35-V level during operation or Buck0 output did not reach 0.35-V level in 1 ms from enable.
Write 1 to clear. |
0 | BUCK0_ILIM_INT | R/W | 0 | Latched status bit indicating that output current limit has been active.
Write 1 to clear. |